Demodulators – Frequency shift keying or minimum shift keying demodulator – Including logic element (e.g. – logic gate or flip-flop
Patent
1997-11-19
1999-08-24
Grimm, Siegfried H.
Demodulators
Frequency shift keying or minimum shift keying demodulator
Including logic element (e.g., logic gate or flip-flop
327270, 327271, 329310, 329336, 329343, 329363, H03D 500, H03H 1126
Patent
active
059429372
ABSTRACT:
A signal detection circuit employs a delay line with edge detection logic for capturing and buffering timing information about an input signal. A plurality of comparators for comparing the input signal to different reference potentials capture amplitude information in the input signal launching bits into respective delay lines. Preferably, each delay line includes a counter for counting detected bit edges.
REFERENCES:
patent: 4706040 (1987-11-01), Mehrgardt
patent: 4975605 (1990-12-01), Bazes
patent: 5087829 (1992-02-01), Ishibashi et al.
patent: 5132572 (1992-07-01), Woo
patent: 5220216 (1993-06-01), Woo
patent: 5227679 (1993-07-01), Woo
patent: 5264745 (1993-11-01), Woo
patent: 5349612 (1994-09-01), Guo et al.
patent: 5363419 (1994-11-01), Ho
patent: 5367542 (1994-11-01), Guo
patent: 5400370 (1995-03-01), Guo
patent: 5452333 (1995-09-01), Guo et al.
patent: 5457336 (1995-10-01), Fang et al.
patent: 5457719 (1995-10-01), Guo et al.
Advanced Micro Devices , Inc.
Grimm Siegfried H.
LandOfFree
Signal detection circuit using a plurality of delay stages with does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Signal detection circuit using a plurality of delay stages with , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Signal detection circuit using a plurality of delay stages with will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-470203