Pulse or digital communications – Systems using alternating or pulsating current – Plural channels for transmission of a single pulse train
Reexamination Certificate
2008-08-06
2011-11-15
Wang, Ted (Department: 2611)
Pulse or digital communications
Systems using alternating or pulsating current
Plural channels for transmission of a single pulse train
C375S262000, C375S316000, C375S324000, C375S340000, C375S341000
Reexamination Certificate
active
08059745
ABSTRACT:
A receiver system for receiving and decoding modulated communications signals in a multiple-input, multiple-output (MIMO) environment, where the signals are modulated according to Orthogonal Frequency Division Modulation (OFDM). The receiver system includes shared decoder logic circuitry that executes a maximum-likelihood (ML) estimation algorithm in deriving the signals transmitted from the multiple transmitting antennae, as those signals were received over all of the receiving antennae. For a control channel portion of the data frame, the shared decoder logic circuitry applies Viterbi decoding to the transmitted datastreams estimated by the ML estimation algorithm. This sharing of decoder logic reduces the integrated circuit chip area, and also power dissipation, otherwise required in performing these complex decoding functions.
REFERENCES:
patent: 4763328 (1988-08-01), Shimoda et al.
patent: 5579304 (1996-11-01), Sugimoto et al.
patent: 5867531 (1999-02-01), Shiino et al.
patent: 6104766 (2000-08-01), Coker et al.
patent: 7248637 (2007-07-01), Hwang et al.
patent: 2004/0052315 (2004-03-01), Thielecke et al.
patent: 2005/0141644 (2005-06-01), Sadowsky
patent: 2006/0146965 (2006-07-01), Kwun et al.
patent: 2008/0095281 (2008-04-01), Hosur et al.
patent: 2004004137 (2004-01-01), None
Ye et al., “MIMO-OFDM for Wireless Communications: Signal Detection with Enhanced Channel Estimation”, Trans. on Comm., vol. 50, No. 9 (IEEE, Sep. 2002), pp. 1471-1477.
“DSP FPGA System Partitioning for MIMO-OFDMA Wireless Basestations”, Ver. 1.0 (Altera, Oct. 2007).
Cerato et al., “Enabling VLSI Processing Blocks for MIMO-OFDM Communications”, vol. 2008, Article ID 351962 (Hindawi Publishing Corporation, VLSI Design).
Goel Manish
Lee Seok-Jun
Brady W. James
Shaw Steven A.
Telecky , Jr. Frederick J.
Texas Instruments Incorporated
Wang Ted
LandOfFree
Sharing logic circuitry for a maximum likelihood MIMO... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Sharing logic circuitry for a maximum likelihood MIMO..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Sharing logic circuitry for a maximum likelihood MIMO... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4261054