Shared execution unit in a dual core processor

Electrical computers and digital processing systems: processing – Processing architecture – Microprocessor or multichip or multimodule processor having...

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C712S222000

Reexamination Certificate

active

06725354

ABSTRACT:

BACKGROUND
1. Field of the Present Invention
The present invention generally relates to the filed of microprocessors and more particularly to a dual core microprocessor implemented with one or more shared execution units.
2. History of Related Art
Increased microprocessor performance is sometimes achieved by simply increasing the number of resources, such as execution units in the microprocessors. Increasing the number of resources theoretically enables a corresponding increase in the maximum number of instructions that the processor can execute. While increased performance is highly desirable, the increase in performance achieved by any additional resources typically must be weighed against the cost required to achieve the increased performance in the form of increased device size. Larger devices are more expensive because (1) fewer devices can be fabricated per wafer and (2) the probability of a random defect rendering the device non-functional increases with the size of the device. Therefore, because of the significant cost considerations associated with each additional resource, it is highly desirable to add only those additional resources where the performance benefit achieved more than compensates for the increased cost. Conversely, it is desirable to share resources where the performance penalty resulting from the shared resource is more than offset by the reduction in size and cost.
SUMMARY OF THE INVENTION
A microprocessor, data processing system and a method of operation are disclosed. The processor includes a first processor core and a second processor core that are preferably fabricated on a single substrate. The first core includes a first instruction cache, a first data cache, and a first processing block. The first processing block is adapted to retrieve instructions from the first instruction cache and data from the first data cache. The first processing block includes an execution unit suitable for executing a first type of instruction. The second core includes a second instruction cache, a second data cache, and a second processing block. The second processing block is adapted to retrieve instructions from the second instruction cache and data from the second data cache. The second processing block includes an execution unit suitable for executing an instruction if the instruction is of the first type. The processor further includes a shared execution unit. The first and second processor cores are adapted to forward an instruction to the shared execution unit for execution if the instruction is of a second type. In one embodiment, the first type of instruction includes fixed point instructions, load/store instructions, and branch instructions and the second type of instruction includes floating point instructions. The processor may further include an arbiter an arbiter connected to the shared execution unit for arbitrating between the first processor core and the second processor core for access to the shared execution unit. In one embodiment, each processor core may include a shared execution enable bit that is utilized by the arbiter to control the status of the shared enable bit. In one embodiment the shared execution unit includes a pair of execution pipes. The shared execution unit may be connected to and receive instructions from a shared issue unit.


REFERENCES:
patent: 4476523 (1984-10-01), Beauchamp
patent: 4476537 (1984-10-01), Blau et al.
patent: 4928223 (1990-05-01), Dao et al.
patent: 5619439 (1997-04-01), Yu et al.
patent: 5685009 (1997-11-01), Blomgren et al.
patent: 5825678 (1998-10-01), Smith
patent: 5887160 (1999-03-01), Lauritzen et al.
patent: 6148395 (2000-11-01), Dao et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Shared execution unit in a dual core processor does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Shared execution unit in a dual core processor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Shared execution unit in a dual core processor will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3193864

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.