Static information storage and retrieval – Floating gate – Particular biasing
Reexamination Certificate
2011-03-15
2011-03-15
Hoang, Huan (Department: 2827)
Static information storage and retrieval
Floating gate
Particular biasing
C365S185260, C365S185010
Reexamination Certificate
active
07907451
ABSTRACT:
The disclosure of this application enhances the data writing speed of an electrically erasable and writable semiconductor memory. In a semiconductor storage device of this application, at a time of writing data, when a positive voltage lower than a voltage at control gate30is applied to potential control gate28formed inside tunnel oxide film360between p channel22of a transistor and floating gate32, a potential barrier between p channel22of the transistor and floating gate32is lowered, and a time required for storing an electron in floating gate30is reduced. After data is stored, when 0 V or a negative voltage is applied to the potential control gate, a potential barrier for an electron moving from the floating gate to the channel of the transistor increases, thereby preventing erasure of data.
REFERENCES:
patent: 4513397 (1985-04-01), Ipri et al.
patent: 5668757 (1997-09-01), Jeng
patent: 6275419 (2001-08-01), Guterman et al.
patent: 6888755 (2005-05-01), Harari
patent: 2005/0201187 (2005-09-01), Hofmann et al.
patent: 56-134776 (1981-10-01), None
patent: 57-087163 (1982-05-01), None
patent: 1421951 (1988-01-01), None
patent: 63-181380 (1988-07-01), None
patent: 03-123083 (1991-05-01), None
patent: 07-106448 (1995-04-01), None
patent: 11-087541 (1999-03-01), None
patent: 2000-299395 (2000-10-01), None
patent: 2005-519472 (2005-06-01), None
patent: 2007-005380 (2007-01-01), None
patent: 2007-250974 (2007-09-01), None
Notice of Reasons for Rejection received for Japanese Application No. 2009-516768, dated Jun. 16, 2009 (with English translation).
Notice of Reasons for Rejection received for Japanese Application No. 2009-516768, dated Nov. 10, 2009 (with English translation).
International Search Report for PCT/JP2008/072248 mailed Mar. 10, 2009 (English translation not readily available).
Iwasaki, Hiroshi et al., “Electron Tunneling through SiO2/Si Structures in Scanning Tunneling Microscopy,”Jpn. J. Appl. Phys., vol. 40, Part 1, No. 8, Aug. 2001, pp. 5116-5120.
Iwasaki, Hiroshi et al., “Electron Tunneling through an Al2O3Thin Film on NiAl(110) in Scanning Tunneling Microscopy,”Jpn. J. Appl. Phys., vol. 41, Part 1, No. 12, Dec. 2002, pp. 7496-7500.
Kim, Shieun et al., “Robust Multi-bit Programmable Flash Memory Using a Resonant Tunnel Barrier,”IEEE, 2005, 4 pages.
VLSI Report: AG-AND-Type Flash EEPROM Cell Writing Time Shortened to 1/20 (http://techon.nikkeibp.co.jp/article/NEWS/20050617/105890/), 1 page (with English translation).
Empire Technology Development LLC
Foley & Lardner LLP
Glitter Technology LLP
Hoang Huan
LandOfFree
Semiconductor storage device and method of manufacturing same does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor storage device and method of manufacturing same, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor storage device and method of manufacturing same will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2635433