Semiconductor processing apparatus having lift and tilt...

Optics: measuring and testing – By polarized light examination – With light attenuation

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

06654122

ABSTRACT:

STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
Not Applicable
BACKGROUND OF THE INVENTION
In the production of semiconductor integrated circuits and other semiconductor articles from semiconductor wafers, it is often necessary to provide multiple metal layers on the wafer to serve as interconnect metallization which electrically connects the various devices on the integrated circuit to one another. Traditionally, aluminum has been used for such interconnects, however, it is now recognized that copper metallization may be preferable.
The application of copper onto semiconductor wafers has, in particular, proven to be a great technical challenge. At this time copper metallization has not achieved commercial reality due to practical problems of forming copper layers on semiconductor devices in a reliable and cost efficient manner. This is caused, in part, by the relative difficulty in performing reactive ion etching or other selective removal of copper at reasonable production temperatures. The selective removal of copper is desirable to form patterned layers and provide electrically conductive interconnects between adjacent layers of the wafer or other wafer.
Because reactive ion etching cannot be efficiently used, the industry has sought to overcome the problem of forming patterned layers of copper by using a damascene electroplating process where holes, more commonly called vias, trenches and other recesses are used in which the pattern of copper is desired. In the damascene process, the wafer is first provided with a metallic seed layer which is used to conduct electrical current during a subsequent metal electroplating step. The seed layer is a very thin layer of metal which can be applied using one or more of several processes. For example, the seed layer of metal can be laid down using physical vapor deposition or chemical vapor deposition processes to produce a layer on the order of 1000 angstroms thick. The seed layer can advantageously be formed of copper, gold, nickel, palladium, and most or all other metals. The seed layer is formed over a surface which is convoluted by the presence of the vias, trenches, or other device features which are recessed. This convoluted nature of the exposed surface provides increased difficulties in forming the seed layer in a uniform manner. Nonuniformities in the seed layer can result in variations in the electrical current passing from the exposed surface of the wafer during the subsequent electroplating process. This in turn can lead to nonuniformities in the copper layer which is subsequently electroplated onto the seed layer. Such nonuniformities can cause deformities and failures in the resulting semiconductor device being formed.
In damascene processes, the copper layer that is electroplated onto the seed layer is in the form of a blanket layer. The blanket layer is plated to an extent which forms an overlying layer, with the goal of completely providing a copper layer that fills the trenches and vias and extends a certain amount above these features. Such a blanket layer will typically be formed in thicknesses on the order of 10,000-15,000 angstroms (1-1.5 microns).
The damascene processes also involve the removal of excess metal material present outside of the vias, trenches or other recesses. The metal is removed to provide a resulting patterned metal layer in the semiconductor integrated circuit being formed. The excess plated material can be removed, for example, using chemical mechanical planarization. Chemical mechanical planarization is a processing step which uses the combined action of a chemical removal agent and an abrasive which grind and polish the exposed metal surface to remove undesired parts of the metal layer applied in the electroplating step.
Automation of the copper electroplating process has been elusive, and there is a need in the art for improved semiconductor plating systems which can produce copper layers upon semiconductor articles which are uniform and can be produced in an efficient and cost-effective manner. More particularly, there is a substantial need to provide a copper plating system that is effectively and reliably automated.
BRIEF SUMMARY OF THE INVENTION
A lift/tilt assembly for use in a semiconductor wafer processing device is set forth. The lift/tilt assembly includes a linear guide comprising a fixed frame and a moveable frame. A nest for accepting a plurality of semiconductor wafers is rotatably connected to the moveable frame. The nest rotates between a wafer-horizontal orientation and a wafer-vertical orientation as it is driven with the movable frame by a motor that is coupled to the linear guide. A lever connected to the nest provides an offset from true vertical for the nest when the nest is in the wafer-vertical orientation.


REFERENCES:
patent: 3968885 (1976-07-01), Hassan et al.
patent: 4300581 (1981-11-01), Thompson
patent: 4313266 (1982-02-01), Tam
patent: 4431361 (1984-02-01), Bayne
patent: 4449885 (1984-05-01), Hertel et al.
patent: 4571850 (1986-02-01), Hunt et al.
patent: 4615521 (1986-10-01), Mori
patent: 4651440 (1987-03-01), Karl
patent: 4693017 (1987-09-01), Oehler et al.
patent: 4746256 (1988-05-01), Boyle et al.
patent: 4840530 (1989-06-01), Nguyen
patent: 4907349 (1990-03-01), Aigo
patent: 4924890 (1990-05-01), Giles et al.
patent: 4962726 (1990-10-01), Matsushita et al.
patent: 5026239 (1991-06-01), Chiba et al.
patent: 5054988 (1991-10-01), Shiraiwa
patent: 5055036 (1991-10-01), Asano et al.
patent: 5059079 (1991-10-01), Foulke et al.
patent: 5064337 (1991-11-01), Asakawa et al.
patent: 5083364 (1992-01-01), Olbrich et al.
patent: 5110248 (1992-05-01), Asano et al.
patent: 5123804 (1992-06-01), Ishii et al.
patent: 5125784 (1992-06-01), Asano
patent: 5168886 (1992-12-01), Thompson et al.
patent: 5168887 (1992-12-01), Thompson et al.
patent: 5174045 (1992-12-01), Thompson et al.
patent: 5178639 (1993-01-01), Nishi
patent: 5180273 (1993-01-01), Sakaya et al.
patent: 5186594 (1993-02-01), Toshima et al.
patent: 5224503 (1993-07-01), Thompson et al.
patent: 5225691 (1993-07-01), Powers et al.
patent: 5232328 (1993-08-01), Owczarz et al.
patent: 5232511 (1993-08-01), Bergman
patent: 5235995 (1993-08-01), Bergman et al.
patent: 5238500 (1993-08-01), Bergman
patent: 5261935 (1993-11-01), Ishii et al.
patent: 5301700 (1994-04-01), Kamikawa et al.
patent: 5332445 (1994-07-01), Bergman
patent: 5377708 (1995-01-01), Bergman et al.
patent: 5388945 (1995-02-01), Garric et al.
patent: 5404894 (1995-04-01), Shiraiwa
patent: 5445172 (1995-08-01), Thompson et al.
patent: 5464313 (1995-11-01), Ohsawa
patent: 5468112 (1995-11-01), Ishii et al.
patent: 5486080 (1996-01-01), Sieradzki
patent: 5500081 (1996-03-01), Bergman
patent: 5507614 (1996-04-01), Leonov et al.
patent: 5525024 (1996-06-01), Freerks et al.
patent: 5544421 (1996-08-01), Thompson et al.
patent: 5562383 (1996-10-01), Iwai et al.
patent: 5575611 (1996-11-01), Thompson et al.
patent: 5658387 (1997-08-01), Reardon et al.
patent: 5660517 (1997-08-01), Thompson et al.
patent: 5664337 (1997-09-01), Davis et al.
patent: 5678320 (1997-10-01), Thompson et al.
patent: 5700127 (1997-12-01), Harada et al.
patent: 5741109 (1998-04-01), Wiesler et al.
patent: 5803932 (1998-09-01), Akimoto et al.
patent: 5833426 (1998-11-01), Marohl
patent: 6091498 (2000-07-01), Hanson et al.
patent: 0 047 132 (1982-03-01), None
patent: 0 292 090 (1988-11-01), None
patent: 0 452 939 (1991-10-01), None
patent: 0 456 372 (1991-11-01), None
patent: 0 544 311 (1993-06-01), None
patent: 2217 107 (1989-10-01), None
patent: 64-48442 (1989-02-01), None
patent: 4-157755 (1992-03-01), None
patent: 4-144150 (1992-05-01), None
patent: 5-146984 (1993-06-01), None
patent: 5-211244 (1993-08-01), None
patent: WO 81/02533 (1981-09-01), None
patent: WO 92/16015 (1992-09-01), None
patent: WO 95/06326 (1995-03-01), None
patent: WO 99/16689 (1999-04-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor processing apparatus having lift and tilt... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor processing apparatus having lift and tilt..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor processing apparatus having lift and tilt... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3184592

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.