Active solid-state devices (e.g. – transistors – solid-state diode – Housing or package – With contact or lead
Reexamination Certificate
1999-06-03
2002-05-21
Abraham, Fetsum (Department: 2826)
Active solid-state devices (e.g., transistors, solid-state diode
Housing or package
With contact or lead
C257S665000, C257S666000, C257S672000, C257S673000, C257S692000, C257S693000, C257S696000
Reexamination Certificate
active
06392293
ABSTRACT:
BACKGROUND OF THE INVENTION
In general, in the conventional art, the outer leads of a semiconductor device and the wiring portions of a circuit board are bonded together by soldering. A conventional semiconductor device having conventional gull-wing and straight outer leads and a manufacturing method of such a semiconductor device are described, for example, in Susumu Kohyama et al. (eds.), ASIC Packaging Technology Handbook, Science Forum Inc., pp. 206-209.
In order to strengthen the bond between the outer leads of a semiconductor device and the circuit board on which it is mounted, and to thereby ensure reliable connection, it is necessary to provide a large solder fillet. The “solder fillet” is a solder portion rising from the surface of the wiring portion toward the outer lead. Since the size of the solder fillet is dependent on the electrode area of the board, it is required that that electrode area be as great as possible. At the same time, however, there is a demand for higher integration density and the use of a larger number of pins. To prevent the adjacent electrodes from short-circuiting due to the solder provided, the intervals at which the electrodes are arranged must be greater than a certain distance, and the electrodes are not allowed to have sufficient dimensions in the width direction of the outer leads. In general, therefore, the electrodes are designed to have substantially the same widths as the outer leads and to have sufficient dimensions in the longitudinal direction of the outer leads, since the electrodes of this structure enable the required solder fillets to be provided.
For the reasons given above, a solder fillet is not formed in the regions on the side of the solder portion of the outer leads since the electrodes formed on the board are not allowed to have sufficient space in those regions. Therefore, in the case of a QFP (Quad Flat Package) type, a SOP (Small Outline Package) type or another type of semiconductor device having gull wing-shaped outer leads, each outer lead has only two solder portions: one is the distal end and the other is the proximal end. In general, the solder fillet at the distal end of a lead is referred to as a front fillet, while that at the proximal end thereof is referred to as a back fillet.
The conventional art will be described with reference to
FIGS. 1A-1D
,
FIGS. 2A-2E
and
FIGS. 3-6
.
FIGS. 1A-1D
show a first example of a manufacturing process of a conventional QFP or SOP type semiconductor device. As shown in
FIG. 1A
, a resin-molded semiconductor package
101
has an outer lead
102
extending in the horizontal direction, and the distal end of that outer lead is connected to the outer frame (not shown) of a lead frame.
As shown in
FIG. 1B
, a solder plating
103
is provided on the surface of the outer lead
102
by electroplating, for example.
Next, the distal end portion of the outer lead
102
is cut off to disconnect the semiconductor package
101
from the lead frame, as shown in FIG.
1
C. Further, the outer lead is bent by means of a punch, as shown in FIG.
1
D.
FIGS. 2A-2E
show a second example of a manufacturing process of a conventional QFP or SOP type semiconductor device. Like the example shown in
FIG. 1A
, a semiconductor package
101
has an outer lead
102
.
As shown in
FIG. 2B
, a solder plating
103
is provided on the surface of the outer lead
102
by electroplating, for example. Next, the distal end portion of the outer lead
102
is cut off to disconnect the semiconductor package
101
from the lead frame, as shown in FIG.
1
C. At the time, the outer lead
102
extending from the package
101
is made to include an auxiliary portion; in other words, the length of the outer lead
102
that remains after cutting is slightly greater than the final length. The outer lead
102
is cut by the shearing stress that is applied thereto when a cut punch is moved downward. Thereafter, the outer lead is bent in the manner shown in FIG.
2
D. Finally, the distal end portion of the outer lead
102
is cut off a gain, as shown in FIG.
2
E.
Each of the outer leads
102
of the conventional QFP or SOP type semiconductor device worked as above has such a distal end as is shown in FIG.
3
. As shown, the distal end has a cut face formed in the lead cutting process. To improve the solder characteristics, the outer lead
102
is normally provided with an outer sheath, and a typical method used for this purpose is electroplating, in which current flows through the frame. It should be noted that the outer lead
102
cannot be provided with a solder plating layer unless it is electrically connected to the lead frame. Therefore, the solder plating process must be executed before the distal end portion of each outer lead is cut off. As can be seen from this, the cut face at the distal end of each outer lead
102
of the conventional QFP or SOP type semiconductor device is not provided with a plating layer, as shown in FIG.
3
.
When the outer leads are soldered to the board, the cut face at the distal end of an outer lead is not covered with a soldering material. As shown in
FIG. 4
, the front fillet
104
is, at the highest, half the thickness of the outer lead.
In the examples given above, the distal ends of the outer leads are cut in a direction that prevents the resultant burrs from protruding toward the surface of the board. Unless the distal ends of the outer leads are cut in such a direction, the front fillet
104
described above cannot be formed.
If the solder fillet is less than half the thickness of an outer lead, it is not possible to provide sufficient bonding strength. In the conventional QFP or SOP type, therefore, most of the bonding strength with reference to the board is dependent only on the back fillet
104
′. However, in the case of a semiconductor device which must undergo complex stress, as at the time when a temperature cycle test is executed, the bonding strength based only on the back fillet
104
′ is not considered reliable.
Visual inspection, by which to check whether sufficient solder fillets have been formed and whether soldering has been completed in a desirable manner, is normally executed by observing the devices on the board from above through a microscope. However, since the back fillets
104
′ are blocked from view due to the outer leads
102
when observation is made in this direction, only the shapes of the front fillets
104
are observed in the visual inspection, and judgment is made based on them. As shown in
FIG. 4
, however, the front fillets
104
are small in the case of the conventional QFP or SOP type, so that the visual inspection is not easy and requires a long time.
As shown in
FIG. 5
, an SON (Small Outline Non Leaded Package) is one type of packages having straight outer leads. Due to the structural features, no back fillets
104
′ are not formed in the case of the SON, as can be seen from FIG.
6
. In addition, the fillets
104
at the distal ends of the leads are not sufficient to provide reliable bonding, for the same reasons as described above in regard to the QFP and SOP type. In the case of the SON type semiconductor device, wherein no back fillets are formed, the insufficient front fillets
104
become a cause of unreliable bonding strength. The conventional SON structure is not applicable to a semiconductor device that is required of high reliability.
In regard to the SON structure, it should be noted that the amount of solder used for forming the fillets is small in comparison with the case of QFP or SOP type. In particular, if the front fillets
104
are small in size, all solder paste coated on the electrodes on the board may not be used, resulting in short-circuiting between the adjacent electrodes.
BRIEF SUMMARY OF THE INVENTION
The present invention has been made in due consideration of the above problems, and the object of the invention is to provide a semiconductor device which enables formation of sufficient front fillets, reliable bonding strength with reference to electrodes on a board, and easy visual inspe
Miyashita Koichi
Sugihara Koichi
LandOfFree
Semiconductor package with sloped outer leads does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor package with sloped outer leads, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor package with sloped outer leads will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2882444