Excavating
Patent
1996-01-19
1997-09-23
Beausoliel, Jr., Robert W.
Excavating
G11C 2900
Patent
active
056712391
ABSTRACT:
A memory device for storing data of a multi-bit structure in a plurality of memory cell blocks has a parity cell block having the same structure as the memory cell block. If read data contains an error bit, this error bit is corrected by an EOR calculation of correct bits and a parity bit. The address of an error bit is written in a defective cell memory made of fuses for example. In the case of a flash memory, a parity calculation and a parity data write operation are performed at the same time when data is written.
REFERENCES:
patent: 4464755 (1984-08-01), Stewart
patent: 4672614 (1987-06-01), Yoshida
patent: 4688219 (1987-08-01), Takemae
patent: 5079747 (1992-01-01), Nakada
patent: 5088092 (1992-02-01), Jeppesen, III et al.
patent: 5140597 (1992-08-01), Araki
patent: 5151906 (1992-09-01), Sawada
patent: 5249158 (1993-09-01), Kynett et al.
patent: 5260555 (1993-11-01), Sakamoto
patent: 5305276 (1994-04-01), Uenoyama
patent: 5367526 (1994-11-01), Kong
patent: 5426608 (1995-06-01), Higashitani et al.
patent: 5448577 (1995-09-01), Wells et al.
patent: 5452311 (1995-09-01), Wells et al.
Hasegawa Masatomo
Higashitani Masaaki
Beausoliel, Jr. Robert W.
Elmore Stephen C.
Fujitsu Limited
LandOfFree
Semiconductor memory of xN type having error correcting circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor memory of xN type having error correcting circuit , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory of xN type having error correcting circuit will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1941133