Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons
Patent
1978-04-10
1980-11-11
Munson, Gene M.
Electrical transmission or interconnection systems
Nonlinear reactor systems
Parametrons
357 23, 357 41, 357 48, 357 54, 365184, H03K 500, H01L 2978, H01L 2702, G11C 1134
Patent
active
042335264
ABSTRACT:
A semiconductor memory device which may be formed in a parallel array for high density integration is disclosed. The memory device includes a multigate memory transistor formed in a first semiconductor region of one conductivity type in a substrate of the opposite conductivity type. The memory transistor is formed with source and drain regions of opposite conductivity type and a gate insulating layer formed on the surface between the source and drain regions. A plurality of gate electrodes are formed on the gate insulating layer and laterally separated from each other. A plurality of opposite conductivity type regions are formed in the first semiconductor region under the respective intervals between adjacent gate electrodes.
REFERENCES:
patent: 3660697 (1972-05-01), Berglund et al.
patent: 3792465 (1974-02-01), Collins et al.
patent: 3925804 (1975-12-01), Cricchi et al.
patent: 3967988 (1976-07-01), Davidsohn
patent: 4094008 (1978-06-01), Lockwood et al.
patent: 4107548 (1978-08-01), Sakaba et al.
Frohman-Bentchkowsky "The Metal-Nitride-Oxide-Silicon (MNOS) Transistor-Characteristics and Applications", Proc. IEEE, vol. 58 (8/70), pp. 1207-1219.
Brewer "MNOS Density Parameters", IEEE Trans. Electron Devices, vol. ED-24 (5/77) pp. 618-625.
Vanstone "Metal-Nitride-Oxide-Silicon Capacitor Arrays . . .", Electronic Letters, vol. 8 (Jan. 13, 1972) pp. 13-14.
Kawagoe et al., "Minimum Size ROM Structure Compatible with Silicon-Gate E/D MOS LSI", IEEE JSSC, vol. SC-11 (6/76) pp. 360-364.
Yamaguchi et al., "Circuit Array and System of MAOS Type Fully Decoded Electrically Alterable Read Only Memory-IC", Japanese Journal Applied Physics, vol. 13 (9/74) pp. 1414-1420.
Kurogi Yukinori
Sugibuchi Kiyoshi
Munson Gene M.
Nippon Electric Co. Ltd.
LandOfFree
Semiconductor memory device having multi-gate transistors does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor memory device having multi-gate transistors, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory device having multi-gate transistors will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1693383