Static information storage and retrieval – Interconnection arrangements – Transistors or diodes
Patent
1996-03-13
1998-02-03
Clawson, Jr., Joseph E.
Static information storage and retrieval
Interconnection arrangements
Transistors or diodes
365 51, 365 63, 365208, 365203, 365190, 365205, 365210, G11C 510
Patent
active
057151890
ABSTRACT:
The DRAM includes a plurality of main bit line pairs, a plurality of sense amplifiers, a plurality of word lines, a plurality of sub bit lines, a plurality of transfer gates, and a plurality of memory cells. The plurality of sub bit line pairs are arranged along each main bit line pair. The parasitic capacitance per unit length of a main bit line pair is at most 1/4 that of a sub bit line pair. Each transfer gate connects one main bit line and one sub bit line in response to a prescribed control signal. Thus, sufficiently large potential difference is generated between the main bit lines, and therefore the sense amplifier can surely amplify the potential difference.
REFERENCES:
patent: 4807194 (1989-02-01), Yamada et al.
patent: 4807195 (1989-02-01), Busch et al.
patent: 4916667 (1990-04-01), Miyabayashi et al.
patent: 4920517 (1990-04-01), Yamauchi et al.
patent: 4926382 (1990-05-01), Sakui et al.
patent: 4970685 (1990-11-01), Koyanagi
patent: 5274598 (1993-12-01), Fujii
patent: 5363331 (1994-11-01), Matsui et al.
patent: 5386394 (1995-01-01), Kawahara et al.
A 34-NS 16-MB Dram With Controllable Voltage Down-Converter, Hideto Hidaka et al., Jul. 102, IEEE Journal of Solid-State Circuits, vol. 27. pp. 1020-1027.
3-Dimensional Stacked Capacitor Cell For 16M and 64M Drams, T. Ema et al., IEDM Technical Digest Dec., 1988, p. 592.
Fam 19.3: A 1MB CMOS DRAM With Design-For-Test Functions, Joseph Neal et al., ISSCC 86, IEEE International Solid-State Circuits Conference, p. 264 (ISSCC).
"NAND-Structured Cell Tecnologies for 256Mb DRAMs", Yamada et al., Technical Report of IEICE SDM94-18, ICD94-29, (1994-05) pp. 13-18.
"NAND-Structured Cell Technologies for Low Cost 256Mb DRAMs", IEDM 93, pp. 643-646, T. Hamamoto et al., Dec. 1993.
Clawson Jr. Joseph E.
Mitsubishi Denki & Kabushiki Kaisha
LandOfFree
Semiconductor memory device having hierarchical bit line arrange does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor memory device having hierarchical bit line arrange, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory device having hierarchical bit line arrange will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-668639