Active solid-state devices (e.g. – transistors – solid-state diode – Integrated circuit structure with electrically isolated... – Including high voltage or high power devices isolated from...
Reexamination Certificate
2006-12-21
2009-06-02
Pizarro, Marcos D. (Department: 2814)
Active solid-state devices (e.g., transistors, solid-state diode
Integrated circuit structure with electrically isolated...
Including high voltage or high power devices isolated from...
C257S389000, C257SE27064
Reexamination Certificate
active
07541661
ABSTRACT:
Provided is a manufacturing method of a semiconductor integrated circuit device having a plurality of first MISFETs in a first region and a plurality of second MISFETs in a second region, which comprises forming a first insulating film between two adjacent regions of the first MISFET forming regions in the first region and the second MISFET forming regions in the second region; forming a second insulating film over the surface of the semiconductor substrate between the first insulating films in each of the first and second regions; depositing a third insulating film over the second insulating film; forming a first conductive film over the third insulating film in the second region; forming, after removal of the third and second insulating films from the first region, a fourth insulating film over the surface of the semiconductor substrate in the first region; and forming a second conductive film over the fourth insulating film; wherein the third insulating film remains over the first insulating film in the second region. The present invention makes it possible to raise the threshold voltage of a parasitic MOS and in addition, to suppress occurrence of an NBT phenomenon.
REFERENCES:
patent: 3793090 (1974-02-01), Barile et al.
patent: 4672416 (1987-06-01), Nakazato et al.
patent: 5489545 (1996-02-01), Taguchi
patent: 5910673 (1999-06-01), Hsu et al.
patent: 5936384 (1999-08-01), Fujiwara et al.
patent: 5960289 (1999-09-01), Tsui et al.
patent: 6091113 (2000-07-01), Tanaka
patent: 6114741 (2000-09-01), Joyner et al.
patent: 6117725 (2000-09-01), Huang
patent: 6376316 (2002-04-01), Shukuri et al.
patent: 1-137441 (1989-05-01), None
patent: 02-067765 (1990-03-01), None
patent: 6-29313 (1994-02-01), None
patent: 08-264779 (1996-10-01), None
patent: 10-135448 (1998-05-01), None
patent: 11-003946 (1999-06-01), None
patent: 11-177047 (1999-07-01), None
patent: 11177047 (1999-07-01), None
patent: 11-354647 (1999-12-01), None
patent: 2000-68385 (2000-03-01), None
patent: 2000-068385 (2000-03-01), None
patent: 2000068385 (2000-03-01), None
patent: 2000-138347 (2000-05-01), None
patent: 2000-307012 (2000-11-01), None
patent: 2001-118933 (2001-04-01), None
Ishida Susumu
Kouketsu Masami
Saitou Kazunari
Yasuoka Hideki
Miles & Stockbridge P.C.
Pizarro Marcos D.
Renesas Technology Corp.
LandOfFree
Semiconductor integrated circuit device with high and low... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor integrated circuit device with high and low..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor integrated circuit device with high and low... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4067464