Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons
Patent
1988-10-07
1990-03-06
Hudspeth, David
Electrical transmission or interconnection systems
Nonlinear reactor systems
Parametrons
307465, 3072721, 36518903, 365227, G11C 1140
Patent
active
049068628
ABSTRACT:
A semiconductor integrated circuit device has a plurality of terminals, an internal circuit for receiving input signals from the terminals and for outputting output signals to the terminals, where the internal circuit is enabled by a chip enable signal and disabled by a chip disable signal, a non-volatile memory for storing a pin select signal which designates at least a selected one of the terminals as a chip enable control terminal for receiving a control signal which has a first logic level when instructing a power down mode of the semiconductor integrated circuit device, and a buffer part coupled to the terminals and the non-volatile memory for generating the chip enable signal and the chip disable signal responsive to the pin select signal and the control signal. The buffer part generates the chip enable signal when the control signal received by the selected one terminal has a second logic level and generates the chip disable signal when the control signal received by the selected one terminal has the first logic level to thereby set an operation mode of the semiconductor integrated circuit device to the power down mode.
REFERENCES:
patent: 4384220 (1983-05-01), Segawa et al.
patent: 4612459 (1986-09-01), Pollachek
patent: 4718043 (1988-01-01), Akatsuka
patent: 4719598 (1988-01-01), Stockton
patent: 4761570 (1988-08-01), Williams
patent: 4783606 (1988-11-01), Goetting
patent: 4796234 (1989-01-01), Itoh et al.
patent: 4801820 (1989-01-01), Nootbaar
patent: 4835414 (1989-05-01), Freidin
patent: 4839539 (1989-06-01), Takata et al.
Wu, "Pin Sharing in a PLA Code", IBM T.D.B., vol. 20, No. 2, 7-1977, p. 672.
Sau-Ching Wong et al., "Novel Circuit Techniques for Zero-Power 25-ns CMOS Erasable Programmable Logic Devices (EPLD's)", IEE Journal of Solid-State Circuits, vol. SC-21, No. 5, Oct., 1986.
Itano Kiyoshi
Shimbayashi Kohji
Fujitsu Limited
Fujitsu VLSI Limited
Hudspeth David
LandOfFree
Semiconductor integrated circuit device having power down mode does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor integrated circuit device having power down mode, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor integrated circuit device having power down mode will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-49166