Active solid-state devices (e.g. – transistors – solid-state diode – Thin active physical layer which is – Heterojunction
Reexamination Certificate
2006-07-13
2009-10-06
Hu, Shouxiang (Department: 2811)
Active solid-state devices (e.g., transistors, solid-state diode
Thin active physical layer which is
Heterojunction
C257S018000, C257S019000, C257S024000, C257S027000, C257SE29178
Reexamination Certificate
active
07598515
ABSTRACT:
A semiconductor device may include a strained superlattice layer including a plurality of stacked groups of layers, and a stress layer above the strained superlattice layer. Each group of layers of the strained superlattice layer may include a plurality of stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions.
REFERENCES:
patent: 4485128 (1984-11-01), Dalal et al.
patent: 4594603 (1986-06-01), Holonyak, Jr.
patent: 4882609 (1989-11-01), Schubert et al.
patent: 4908678 (1990-03-01), Yamazaki
patent: 4937204 (1990-06-01), Ishibashi et al.
patent: 4969031 (1990-11-01), Kobayashi et al.
patent: 5049951 (1991-09-01), Goronkin et al.
patent: 5055887 (1991-10-01), Yamazaki
patent: 5081511 (1992-01-01), Tehrani et al.
patent: 5081513 (1992-01-01), Jackson et al.
patent: 5216262 (1993-06-01), Tsu
patent: 5357119 (1994-10-01), Wang et al.
patent: 5430011 (1995-07-01), Tanaka et al.
patent: 5569953 (1996-10-01), Kikkawa et al.
patent: 5577061 (1996-11-01), Hasenberg et al.
patent: 5594567 (1997-01-01), Akiyama et al.
patent: 5606177 (1997-02-01), Wallace et al.
patent: 5616515 (1997-04-01), Okuno
patent: 5627386 (1997-05-01), Harvey et al.
patent: 5683934 (1997-11-01), Candelaria
patent: 5684817 (1997-11-01), Houdre et al.
patent: 5877510 (1999-03-01), Baba et al.
patent: 5994164 (1999-11-01), Fonash et al.
patent: 6058127 (2000-05-01), Joannopoulos et al.
patent: 6255150 (2001-07-01), Wilk et al.
patent: 6274007 (2001-08-01), Smirnov et al.
patent: 6281518 (2001-08-01), Sato
patent: 6281532 (2001-08-01), Doyle et al.
patent: 6326311 (2001-12-01), Ueda et al.
patent: 6344271 (2002-02-01), Yadav et al.
patent: 6350993 (2002-02-01), Chu et al.
patent: 6376337 (2002-04-01), Wang et al.
patent: 6436784 (2002-08-01), Allam
patent: 6472685 (2002-10-01), Takagi
patent: 6495402 (2002-12-01), Yu et al.
patent: 6498359 (2002-12-01), Schmidt et al.
patent: 6501092 (2002-12-01), Nikonov et al.
patent: 6521519 (2003-02-01), Shimizu et al.
patent: 6566679 (2003-05-01), Nikonov et al.
patent: 6608327 (2003-08-01), Davis et al.
patent: 6621097 (2003-09-01), Nikonov et al.
patent: 6638838 (2003-10-01), Eisenbeiser et al.
patent: 6646293 (2003-11-01), Emrick et al.
patent: 6673646 (2004-01-01), Droopad
patent: 6690699 (2004-02-01), Capasso et al.
patent: 6711191 (2004-03-01), Kozaki et al.
patent: 6748002 (2004-06-01), Shveykin
patent: 6756646 (2004-06-01), Buchanan et al.
patent: 6816530 (2004-11-01), Capasso et al.
patent: 6825538 (2004-11-01), Frank et al.
patent: 6891188 (2005-05-01), Mears et al.
patent: 6897472 (2005-05-01), Mears et al.
patent: 6927413 (2005-08-01), Mears et al.
patent: 6952018 (2005-10-01), Mears et al.
patent: 6958486 (2005-10-01), Mears et al.
patent: 7034329 (2006-04-01), Mears et al.
patent: 7053400 (2006-05-01), Sun et al.
patent: 7279701 (2007-10-01), Kreps
patent: 2002/0094003 (2002-07-01), Bour et al.
patent: 2002/0195599 (2002-12-01), Yu et al.
patent: 2003/0020075 (2003-01-01), Nikonov et al.
patent: 2003/0034529 (2003-02-01), Fitzgerald et al.
patent: 2003/0040158 (2003-02-01), Saitoh
patent: 2003/0057416 (2003-03-01), Currie et al.
patent: 2003/0089899 (2003-05-01), Lieber et al.
patent: 2003/0162335 (2003-08-01), Yuki et al.
patent: 2003/0215990 (2003-11-01), Fitzgerald et al.
patent: 2004/0084781 (2004-05-01), Ahn et al.
patent: 2004/0227165 (2004-11-01), Wang et al.
patent: 2004/0266045 (2004-12-01), Mears et al.
patent: 2005/0051795 (2005-03-01), Arena et al.
patent: 2005/0054175 (2005-03-01), Bauer
patent: 2005/0095807 (2005-05-01), Xiang
patent: 2005/0142768 (2005-06-01), Lindert et al.
patent: 2005/0145894 (2005-07-01), Chau et al.
patent: 2005/0173697 (2005-08-01), Mears et al.
patent: 2005/0211982 (2005-09-01), Lei et al.
patent: 2005/0224800 (2005-10-01), Lindert et al.
patent: 2005/0247926 (2005-11-01), Sun et al.
patent: 2005/0263753 (2005-12-01), Pelella et al.
patent: 2006/0024873 (2006-02-01), Nandakumar et al.
patent: 0 843 361 (1998-05-01), None
patent: 2347520 (2000-09-01), None
patent: 61027681 (1986-02-01), None
patent: 61145820 (1986-07-01), None
patent: 61220339 (1986-09-01), None
patent: 62219665 (1987-09-01), None
patent: 05283679 (1993-10-01), None
patent: 99/63580 (1999-12-01), None
patent: 02/103767 (2002-12-01), None
patent: WO2005018005 (2005-02-01), None
Luo et al.,Chemical Design of Direct-Gap Light-Emitting Silicon, published Jul. 25, 2002, The American Physical Society; vol. 89, No. 7.
Tsu,Phenomena in Silicon Nanostructure Devices, University of North Carolina at Charlotte, Sep. 6, 2000.
Ye et al.,GaAs MOSFET with Oxide Gate Dielectric Grown by Atomic Layer Deposition,Agere Systems, Mar. 2003.
Novikov et al.,Silicon-based Optoelectronics, 1999-2003, pp. 1-6.
Fan et al.,N- and P-Type SiGe/Si Superlattice Coolers, the Seventeenth Intersociety Conference on Thermomechanical Phenomena in Electronic Systems (ITherm 2000), vol. 1, pp. 304-307, Las Vegas, NV, May 2000.
Shah et al.,Experimental Analysis and Theoretical Model for Anomalously High Ideality Factors(n>2.0)in AIGaN/GaN P-N Junction Diodes, Journal of Applied Physics, vol. 94, No. 4, Aug. 15, 2003.
Ball,Striped Nanowires Shrink Electronics, news@nature.com, Feb. 7, 2002.
Fiory et al.,Light Emission from Silicon: Some Perspectives and Applications, Journal of Electronic Materials, vol. 32, No. 10, 2003.
Lecture 6:Light Emitting and Detecting Devices, MSE 6001, Semiconductor Materials Lectures, Fall 2004.
Harvard University Professor and Nanosys Co-Founder, Charlie Lieber, Raises the Stakes in the Development of Nanoscale Superlattice Structures and Nanodevices, Feb. 8, 2002, Nanosys, Inc.
Hill et al.,Low-Pressure Rapid Thermal Chemical Vapor Deposition of Oxynitride Gate Dielectrics for N-Channel and P-Channel MOSFETS, IEE Transactions on Electron Devices, vol. 43, No. 1, Jan. 1996, pp. 15-22.
Lee et al.,Suppression of Reverse Short Channel Effect by Nitrogenimplantation and its Implications on Nitrogen as s Dopant Species Forapplications in 0.25 MM Technology, Electron Devices Meeting, 1997 IEEE Hong Kong, Aug. 30, 1997, pp. 61-64.
Mirabedini et al.,A Study of Nitrogen Peak Location in Gate Oxides Grown on Nitrogen Implanted Substrates and its Impact on Boron Penetration, IEEE Electron Device Letters, vol. 24, No. 5, May 2003, pp. 301-303.
Sasaki et al.,Engineering of Nitrogen Profile in an Ultrathin Gate Insulator to Improve Transistor Performance and NBTI, IEEE Electron Device Letters, vol. 24, No. 5, Mar. 2003, pp. 150-152.
Lammers,Intel, TI ‘Straining’ to Improve 90-nm Silicon, EETimes Online, Oct. 24, 2003, available at www.eetimes.com.
Krazit,AMB, IBM Team on Speedier Chips, New Forms of Strained Silicon Bolster 65-Nanometer Chip-Making, PC World, Dec. 7, 2005, available at www.pcworld.com.
Kreps Scott A.
Mears Robert J.
Allen Dyer Doppelt Milbrath & Gilchrist, P.A.
Hu Shouxiang
MEARS Technologies, Inc.
LandOfFree
Semiconductor device including a strained superlattice and... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor device including a strained superlattice and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device including a strained superlattice and... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4105001