Semiconductor device manufacturing: process – Forming bipolar transistor by formation or alteration of... – Including passive device
Reexamination Certificate
2001-11-30
2003-12-23
Smith, Matthew (Department: 2825)
Semiconductor device manufacturing: process
Forming bipolar transistor by formation or alteration of...
Including passive device
C438S197000, C438S299000, C438S291000, C438S301000, C438S514000, C438S519000
Reexamination Certificate
active
06667216
ABSTRACT:
BACKGROUND OF THE INVENTION
The present invention relates to a semiconductor device having a MOS transistor which is excellent in driving force and a method of fabricating the same.
The recent development of a highly integrated semiconductor device or so-called VLSI has required increasing miniaturization of MOS transistors as constituents of the VLSI. In the MOS transistors, an attempt has been made to reduce the dimensions of devices in different generations in accordance with scaling rules. In response to the reduced dimensions, substrate concentration has been increased to suppress a so-called short-channel effect and thereby improve the properties of the devices.
Among various dimensions of the device, however, the depth of an impurity layer as a source or drain is difficult to reduce. Under such circumstances, a structure for suppressing the short-channel effect has been proposed for a MOS transistor.
As a conventional embodiment, the structure of a MOS transistor shown in, e.g., “High-Performance Devices for a 0.15 &mgr;m CMOS technology (G. G. Shahidi et al, IEEE Electron Device Letters, vol. 14, no. 10, October 1993)” (hereinafter simply referred to as the conventional MOS transistor) and a fabrication method therefor will be described with reference to FIG.
20
.
As shown in
FIG. 20
, the conventional MOS transistor comprises: a p
−
-type well region
2
formed in a semiconductor substrate
1
; a p-type channel region
3
formed in a surface portion of the semiconductor substrate
1
; a gate electrode
5
formed on the channel region
3
with a gate insulating film
4
interposed therebetween, source/drain regions
9
composed of n
+
-type impurity layers formed in the respective regions of the surface portion of the semiconductor substrate
1
which are located on both sides of the gate electrode
5
, extension regions
6
composed of n
+
-type impurity layers formed inwardly of the source/drain regions
9
in the surface portion of the semiconductor substrate
1
, and p
+
-type pocket regions
7
formed in the surface portion of the semiconductor substrate
1
to cover the extension regions
6
and have an upper end portion extending to the gate insulating film
4
.
The conventional MOS transistor comprises the p
+
-type pocket regions
7
formed to cover the n
+
-type extension regions
6
. Since the pocket regions
7
inhibit depletion layers from extending from the n
+
-type extension regions
6
and the source/drain regions
9
, the short-channel effect can be suppressed.
Even if the depth of the extension region
6
or of the source/drain regions
9
cannot be reduced in accordance with the scaling rules, the short-channel effect can be suppressed by increasing impurity concentration in the pocket regions
7
.
However, the conventional MOS transistor has the following problems.
First Problem
If impurity concentration in the p
+
-type pocket regions is increased to further suppress the short-channel effect, impurity concentration in the extension regions is reduced as a result of cancellation, since the n
+
-type extension regions are covered with the pocket regions. This causes the problem that the resistance of the extension regions is increased and the driving force of the MOS transistor is thereby decreased. If impurity concentration in the p
+
-type pocket regions is increased, impurity concentration in the portions of the channel region adjacent the extension regions is also increased so that impurity scattering in a carrier flow is aggravated and the mobility of carriers is lowered. This further decreases the driving force of the MOS transistor. If impurity concentration in the portions of the channel region adjacent the extension regions is increased, a so-called reverse short-channel effect occurs to cause the problem that the threshold voltage of the transistor is largely dependent on the channel length of the transistor.
Second Problem
Sidewalls are formed by depositing, after the extension regions are formed by implanting n-type impurity ions and the pocket regions are formed by implanting p-type impurity ions, an insulating film over the entire surface of the semiconductor substrate at a low temperature of 600° C. to 850° C. for a period of several tens of minutes to several hours, and then performing anisotropic etching with respect to the insulating film. However, transient enhanced diffusion of the impurity is caused remarkably by point defects (voids and interstitial silicons) produced during the implantation of the impurity ions. This increases impurity concentration in the pocket regions so that the resistance of the extension regions increases and the mobility of carriers lowers. This decreases the driving force of the MOS transistor. Moreover, the interstitial silicons produced during the ion implantation for forming the extension regions and the pocket regions are diffused toward the gate insulating film during the low-concentration heat treatment (e.g., during the deposition of the insulating film as the sidewalls), so that a gradient is produced in the distribution. As a consequence, the impurity in the end portion of the channel region adjacent the gate electrode moves toward the substrate surface, which increases impurity concentration in the surface region of the end portion of the channel region adjacent the gate electrode. This causes the so-called reverse short-channel effect and varies the threshold voltage disadvantageously. The phenomenon is conspicuous when the pocket regions are formed by implanting boron ions.
Third Problem
In the method of fabricating the conventional MOS transistor, the p
+
-type pocket regions are amorphized by implanting indium ions therein such that the distribution of arsenic ions in the n
+
-type extension regions is sharpened.
However, the present inventors have newly found that a heat treatment performed after the amorphizing step causes point defects in the inner portions of the pocket regions adjacent the pn junction formed between the extension regions and the pocket regions (i.e., outside the extension regions). The point defects produced in the pocket regions cause a junction leakage current. If a VLSI having such a MOS transistor is incorporated into mobile communication equipment, there occurs the problem that the junction leakage current increases power consumption during standby.
SUMMARY OF THE INVENTION
In view of the foregoing, it is therefore an object of the present invention to increase the driving force of a MOS transistor.
To attain the object, a first semiconductor device according to the present invention comprises: a gate electrode formed on a semiconductor substrate with a gate insulating film interposed therebetween; a channel region composed of a first-conductivity-type semiconductor layer formed in a region of a surface portion of the semiconductor substrate located below the gate electrode; source/drain regions composed of second-conductivity-type impurity layers formed in regions of the surface portion of the semiconductor substrate located on both sides of the gate electrode; second-conductivity-type extension regions formed between the channel region and respective upper portions of the source/drain regions in contact relation with the source/drain regions; and first-conductivity-type pocket regions formed between the channel region and respective lower portions of the source/drain regions in contact relation with the source/drain regions and in spaced relation to the gate insulating film.
Since the first semiconductor device comprises the first-conductivity-type pocket regions between the channel region and the respective lower portions of the source/drain regions in contact relation with the source/drain regions and in spaced relation to the gate insulating film, impurity concentration in the extension regions does not decrease and impurity concentration in the portions of the channel region adjacent the extension regions does not increase even if impurity concentration in the pocket regions is increased to su
Odanaka Shinji
Umimoto Hiroyuki
Keshavan B. V.
Matsushita Electronics Corporation
Nixon & Peabody LLP
Smith Matthew
LandOfFree
Semiconductor device and method of fabricating the same does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor device and method of fabricating the same, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device and method of fabricating the same will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3110058