Semiconductor device manufacturing: process – With measuring or testing
Reexamination Certificate
2000-08-31
2002-09-24
Niebling, John F. (Department: 2812)
Semiconductor device manufacturing: process
With measuring or testing
C438S017000, C438S033000, C438S113000, C438S460000
Reexamination Certificate
active
06455335
ABSTRACT:
BACKGROUND OF THE INVENTION
The present invention relates to a semiconductor device and a method of manufacture thereof, and, more particularly, the invention relates to a semiconductor device and a manufacturing method which is designed to improve the yield of the semiconductor devices by improving the testing thereof.
Currently, typical semiconductor devices are manufactured using the following steps:
Integrated circuit forming step for forming a number of integrated circuits on a wafer;
Probe test step for implementing a probe test (test on conductivity) on the large number of integrated circuits formed on the wafer;
Dicing step for dicing the wafer into a plurality of chips (cutting individual integrated circuits) after the probe test step;
Packaging step for packaging per chip as a semiconductor device; and
Burn-in test step for implementing a burn-in test (thermal load test) on the semiconductor devices.
Among the above-mentioned steps, the probe test step is a step for testing the conductivity of electrical signals by bringing probes into contact with electrode pads while the plane of a probe unit on which the probes are provided faces the surface of the wafer to be tested. For the probes, tungsten wires whose tip diameter is several &mgr;m, or metallic projections created by means of etching or the like in a polyimide membrane, are used. Each probe normally presses against an electrode pad of the integrated circuits with a load of 1 through 20 gf.
A group of probes provided on a disk-like multi-layered wiring glass epoxy substrate is referred to as a probe card, and a probe card using the metallic projections created by means of etching or the like in a polyimide membrane is called a membrane probe card.
The following are typical examples of known technology related to a membrane probe card:
Nippon Avionics Co., Ltd. (Packard Hughes) Catalog:
According to this known technology (hereinafter referred to as the first known technology), the periphery of the membrane is fixed by a stiffener, a pressure plate is disposed and fixed on the back of part of the membrane where a group of probes (contacts) are created and a spring for applying a suitable load to the wafer is disposed at the center of the upper face of the pressure plate. One center pivot is provided at the center of the pressure plate between the spring and the pressure plate.
Hoya Probe Technology Membrane Probe Card Catalog:
According to this known technology (hereinafter referred to as the second prior art technology), an elastomer is interposed between the membrane and the pressure plate to absorb a dispersion of the height of the probes (bump) more or less.
It is also described in this publication, similarly to the first known technology, that the pressure plate and the membrane are supported by one pivot at the center of the pressure plate so that the pressure plate turns, following the plane to be tested, by pivoting on the center pivot at the moment when the probes come into contact with the wafer even when the pressure plate is not parallel to the plane to be tested.
However, the above-mentioned manufacturing methods have had the following problems from the aspects of reliability and productivity.
[Probe Inspection Step]
The number of integrated circuits which can be tested in batch on one wafer has been limited to one to four so far and so the pressing actions have to be repeated many times in order to test all integrated circuits on the wafer in the above-mentioned first and second technologies. The reason why the number of integrated circuits tested in batch has been limited will be described below.
The electrode pads to be probed are made of a thin Al film 0.8 to 1 &mgr;m thick deposited on Si, and a natural oxide film that is an insulator is formed on the surface thereof as it is left in air. It is essential to control the pressure load (or degree of push) in bringing the individual probe into contact with the electrode pad within an adequate value in order to cause the probes to properly contact all pads in an area to be probed. The adequate value of the pressure load is determined here on the basis of that pressure which causes a probe having a largest load to penetrate through the Al film and reach the Si substrate under the Al film without harming it within the pressure plane, i.e., within the area of the pressure plate, and on the basis of that pressure which causes a probe having the least load to reach the Al film by breaking through the natural oxide film and determine the conductivity. These values of load are influenced by the shape (curvature) of the tip of the probe, the hardness of the Al film and the like.
Primary factors in the dispersion of the pressure load (hereinafter referred to as dispersion) and dispersion absorbing mechanisms of the known technologies will be explained with reference to FIG.
1
and Table 1.
FIG. 1
is a section view of a pressing mechanism and a wafer showing a structural concept of a known typical membrane probe card and the primary factors which contribute to the dispersion of the load, which is problematic when the pressing area is expanded.
A group of probes
1
are formed in the membrane
2
, such as a polyimide membrane, in which a single or a plurality of layers of wires are provided and the membrane
2
is bonded to one pressure plate
4
via an elastomer
3
. Normally, one pivot member
5
is in point contact with the pressure plate
4
at the center of the upper part of the plate and is connected to a fixed member
7
via a spring
6
. The peripheral portion of the membrane
2
is connected electrically and mechanically to a multi-layered wiring glass epoxy substrate. The fixed member
7
is connected mechanically to the substrate.
The primary factors for the dispersion are: 1) an individual difference in the height of the probes, 2) a relative gradient of the pressure plane (the plane where the probes are formed and the surface of wafer), 3) an irregularity (warp) in the wafer (or of the probe forming plane), and 4) a pressure (positioning) error in the height direction. These factors will be explained below in this order.
1) Individual Difference in the Height of the Probes:
The difference in height of each probe caused by error in manufacturing the membrane probe is normally from several to ten-odd &mgr;m.
2) Relative Gradient of the Pressure Plane:
The relative gradient between the pressure plane and the plane to be tested (the surface of wafer) is typically caused by an inclination of the probe card when it is set in the unit, a warping of the glass epoxy substrate itself, an inclination of a wafer chucking plane and the like.
3) Irregularity (Warp) of the Wafer (or of the Probe Forming Plane):
An out-of-plane deformation of the wafer is caused when stress is released in slicing the wafer from a Si ingot or by stress in forming the integrated circuits on the wafer. The allowance thereof is several hundreds &mgr;m in case of a wafer 6 inches in diameter produced in a mass-production process. The allowance is greater for a wafer having a larger diameter.
Meanwhile, the irregularity of the probe forming plane is created mainly in the step of pasting the membrane sheet to the pressure plate.
4) Pressure (Positioning) Error in the Height Direction:
The repeatability of movement in the height direction of the wafer chuck for bringing the probes into contact with the electrode pads is normally around ± several &mgr;m.
The probe test is carried out normally while heating the wafer up to 100 to 150° C. At this time, the probe card is also affected and is heated up. As a result, a phenomenon may occur in that mainly the glass epoxy substrate warps out-of-plane. This is also a large factor in the dispersion of the pressure.
Meanwhile, the known membrane probe card as described above is provided with dispersion absorbing mechanisms corresponding to those respective factors of dispersion. Table 1 shows the correspondence between each factor and the dispersion absorbing mechanism, i.e., the purpose of each dispersion absorbing mechanism.
TAB
Ariga Akihiko
Ban Naoto
Kasukabe Susumu
Kitano Makoto
Kohno Ryuji
Antonelli Terry Stout & Kraus LLP
Hitachi , Ltd.
Niebling John F.
Pompey Ron
LandOfFree
Semiconductor device and manufacturing method thereof... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor device and manufacturing method thereof..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device and manufacturing method thereof... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2836458