Excavating
Patent
1983-06-20
1985-11-05
Atkinson, Charles E.
Excavating
324 73R, G01R 3128
Patent
active
045518386
ABSTRACT:
In order to test a digital circuit, such as a digital logic circuit (e.g., 100), for faults, during the first three cycles of a test operation of many cycles in duration, a predetermined input word is delivered to the input terminals of the logic circuit. Throughout the remaining cycles of the test operation, each output terminal of the circuit is connected by an input multiplexer (e.g., 200) to a fixed different one (or more) of the input terminals, whereby output of each cycle serves as input for the next cycle of the test operation. A counter (e.g., 300) counts the number of test operation cycles and sends an enabling signal to a signature detector (e.g., 400) when the counter counts a predetermined number of test cycles. Finally, in response to this enabling signal, each output terminal's output bit developed during the last cycle of the test operation is compared by the signature detector (e.g., 400) with the corresponding "correct" bit. Any discrepancy between any such output bit and the corresponding expected fault-free bit indicates at least one fault in the circuit.
REFERENCES:
patent: 3783254 (1974-01-01), Eichelberger
patent: 4167780 (1979-09-01), Hayashi
patent: 4225957 (1980-09-01), Doty, Jr. et al.
patent: 4298980 (1981-11-01), Hajdu et al.
patent: 4320509 (1982-03-01), Davidson
patent: 4340857 (1982-07-01), Fasang
patent: 4366393 (1982-12-01), Kasuya
patent: 4377757 (1983-03-01), Konemann et al.
Bottorf et al., Self-Testing Scheme Using Shift Register Latches, IBM Tech. Discl. Bulletin, vol. 25, No. 10, Mar. 1983, pp. 4958-4960.
Z. Barzilai et al., "Exhaustive Generation of Bit Patterns with Applications to VLSI Self-Testing," IEEE Transactions on Computers, vol. C-32, No. 2, Feb. 1983, pp. 190-194.
AT&T Bell Laboratories
Atkinson Charles E.
Caplan David I.
LandOfFree
Self-testing digital circuits does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Self-testing digital circuits, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Self-testing digital circuits will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-299627