Electrical transmission or interconnection systems – With nonswitching means responsive to external nonelectrical... – Temperature responsive
Patent
1988-02-11
1989-09-19
Heyman, John S.
Electrical transmission or interconnection systems
With nonswitching means responsive to external nonelectrical...
Temperature responsive
307597, 307271, 307269, 328 55, 328 72, 328155, 377 20, 377 45, H03K 513
Patent
active
048684309
ABSTRACT:
A digitally controlled timing circuit for providing an output pulse signal precisely delayed with respect to an input signal irrespective of the time of occurrence of a system clock, but which uses the precision of the system clock to self-correct any inaccuracy in the delay includes a plurality of delay elements, the delay period of a respective one of which is adjustable, coupled between an input terminal, to which an input terminal is applied, and an output terminal, from which a delayed output signal is to be derived. Coupled to the input terminal and the plurality of delay elements is a toggled flip-flop which, with the delay elements, during a calibrate mode, forms an adjustable oscillator and generates a sequence of signals the lapse of time between successive ones of which is established by delays imparted by selected ones of the delay elements. The delays imparted by selected ones of the delay elements. The output of the flip-flop is coupled to a shift register/counter which is used to measure the length of time required for the flip-flop to generate a prescribed number of signals after its receipt of an input signal. Upon counting a prescribed number of signals generated by the flip-flop the shift register/counter delivers an output signal to a comparator, which compares the length of time measured by the shift register/counter with a reference length of time. Depending upon the comparison, an up/down counter is incremented or decremented. Decoded contents of the counter are used to adjust the delay elements.
REFERENCES:
patent: 3815108 (1974-06-01), McGrath et al.
patent: 3852810 (1974-12-01), McGrath et al.
patent: 4131920 (1978-12-01), Berger
patent: 4275466 (1981-06-01), Yamamoto
patent: 4504749 (1985-03-01), Yoshida
patent: 4520408 (1985-05-01), Velasquez
patent: 4524448 (1985-06-01), Hullwegen
patent: 4564870 (1986-01-01), Kitamura
patent: 4573017 (1986-02-01), Levine
patent: 4607296 (1986-08-01), Smidth
patent: 4675546 (1987-06-01), Shaw
patent: 4737700 (1988-04-01), Doelves
Hawk Jr. Wilbert
Heyman John S.
Jewett Stephen F.
NCR Corporation
Penrod Jack R.
LandOfFree
Self-correcting digitally controlled timing circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Self-correcting digitally controlled timing circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Self-correcting digitally controlled timing circuit will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-370383