Self-aligned isolation trench

Active solid-state devices (e.g. – transistors – solid-state diode – Integrated circuit structure with electrically isolated... – Including dielectric isolation means

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

257510, 257524, 438287, 438424, H01L 2900

Patent

active

060970766

ABSTRACT:
The present invention relates to a method for forming an isolation trench structure in a semiconductor substrate without causing deleterious topographical depressions in the upper surface thereof which cause current and charge leakage to an adjacent active area. The inventive method forms a pad oxide upon a semiconductor substrate, and then forms a nitride layer on the pad oxide. The nitride layer is patterned with a mask and etched to expose a portion of the pad oxide layer and to protect an active area in the semiconductor substrate that remains covered with the nitride layer. A second dielectric layer is formed substantially conformably over the pad oxide layer and the remaining portions of the first dielectric layer. A spacer etch is then carried out to form a spacer from the second dielectric layer. The spacer is in contact with the remaining portion of the first dielectric layer. An isolation trench etch follows the spacer etch. An optional thermal oxidation of the surfaces in the isolation trench may be performed, which may optionally be followed by doping of the bottom of the isolation trench to further isolate neighboring active regions on either side of the isolation trench. A conformal layer is formed substantially conformably over the spacer, over the remaining portions of the first dielectric layer, and substantially filling the isolation trench. Planarization of the conformal layer follows, either by CMP or by etchback or by a combination thereof. An isolation trench filled with a structure results. The resulting structure has a flange and shaft, the cross section of which has a nail shape in cross section.

REFERENCES:
patent: 3791882 (1974-02-01), Ogiue
patent: 4409609 (1983-10-01), Fukuda
patent: 4717682 (1988-01-01), Taka et al.
patent: 4819052 (1989-04-01), Hutter
patent: 4965221 (1990-10-01), Dennison et al.
patent: 5045904 (1991-09-01), Kobayashi et al.
patent: 5221857 (1993-06-01), Kano
patent: 5229316 (1993-07-01), Lee et al.
patent: 5387534 (1995-02-01), Prall
patent: 5433794 (1995-07-01), Fazan et al.
patent: 5541440 (1996-07-01), Kozai et al.
patent: 5780325 (1998-07-01), Lee
S. Wolf, "Silicon Processing for the VLSI Era, vol. 2 -Process Integration," p. 331 Dec. 1990.
T. Ishijima et al., A Deep Sub-Micron Isolation Technology With T-Shaped Oxide (TSO) Structure, IEEE Publication No. Ch2865-4/90/0000-0257(1990), pp. 257-260.
S. Wolf, Silicon Processing for the VLSI Era, Vol. 2: Process Integration, Lalliee Press, pp. 54-56.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Self-aligned isolation trench does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Self-aligned isolation trench, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Self-aligned isolation trench will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-666685

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.