Scan path circuitry including an output register having a flow t

Static information storage and retrieval – Addressing – Sync/clocking

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518904, 375355, G11C 800

Patent

active

059532858

ABSTRACT:
A circuit including a register coupled to a control circuit. The register has a synchronous mode of operation and an asynchronous mode of operation. The a control circuit controls whether the register operates in the synchronous mode or the asynchronous mode. The circuit may further include a scan register having scan data. The control circuit may cause the register to operate in the synchronous or asynchronous mode in response to the scan data.

REFERENCES:
patent: 4272832 (1981-06-01), Ito
patent: 4286174 (1981-08-01), Dingwall
patent: 4355377 (1982-10-01), Sud et al.
patent: 4767947 (1988-08-01), Shah
patent: 4797585 (1989-01-01), Segawa et al.
patent: 4843255 (1989-06-01), Stuebing
patent: 4894791 (1990-01-01), Jiang et al.
patent: 4951254 (1990-08-01), Ontrop et al.
patent: 4985643 (1991-01-01), Proebsting
patent: 4995039 (1991-02-01), Sakashita
patent: 5003513 (1991-03-01), Porter et al.
patent: 5039875 (1991-08-01), Chang
patent: 5130568 (1992-07-01), Miller et al.
patent: 5151614 (1992-09-01), Yamazaki et al.
patent: 5157781 (1992-10-01), Harwood et al.
patent: 5163168 (1992-11-01), Hirano et al.
patent: 5172012 (1992-12-01), Ueda
patent: 5177375 (1993-01-01), Ogawa et al.
patent: 5218237 (1993-06-01), Mao
patent: 5306958 (1994-04-01), Reddy et al.
patent: 5321317 (1994-06-01), Pascucci et al.
patent: 5325367 (1994-06-01), Dekker et al.
patent: 5343082 (1994-08-01), Han et al.
patent: 5384737 (1995-01-01), Childs et al.
patent: 5396110 (1995-03-01), Houston
patent: 5406566 (1995-04-01), Obara
patent: 5420467 (1995-05-01), Huott et al.
patent: 5428311 (1995-06-01), McClure
patent: 5438550 (1995-08-01), Kim
patent: 5485466 (1996-01-01), Lyon et al.
patent: 5568437 (1996-10-01), Jamal
patent: 5590089 (1996-12-01), Roohparvar
patent: 5631911 (1997-05-01), Whetsel, Jr.
patent: 5654988 (1997-08-01), Hayward et al.
patent: 5701308 (1997-12-01), Attaway et al.
patent: 5712584 (1998-01-01), McClure
patent: 5734660 (1998-03-01), Fujisaki
patent: 5774474 (1998-06-01), Narayanan et al.
patent: 5781718 (1998-07-01), Nguyen
patent: 5787096 (1998-07-01), Roberts et al.
Wendell et al., "A 3.5ns, 2Kx9 Self Timed SRAM", 1990 IEEE, 1990 Symposium on VLSI Circuits, pp. 49-50.
Bonges, III et al., "A 576K 3.5-ns Access BiCMOS ECL Static RAM with Array Built-in Self Test", 1992 IEEE, pp. 649-656.
Chappell et al., A 2-ns Cycle, 3.8-ns Access 512-kb CMOS ECL SRAM with a Fully Pipelined Architecture, Nov. 1991, IEEE Journal of Solid-State Circuits, vol. 26, No. 11, pp. 1577-1585.
Childs et al., "An 18-ns 4Kx4 CMOS SRAM", Oct. 1984, IEEE Journal of Solid-State Circuits, vol. SC-19, No. 5, pp. 545-551.
Flannagan et al., "Two 13-ns 64K CMOS SRAM's with Very Low Active Power and Improved Asynchronous Circuit Techniques", Oct., 1986, IEEE Journal of Solid-State Circuits, vol. SC-21. No. 5, pp. 692-703.
Kobayashi et al., "A 10-.mu.W Standby Power 256K CMOS SRAM", Oct. 1985, IEEE Journal of Solid-State Circuits, vol. SC-20, No. 5, pp. 935-939.
Williams et al., An Experimental 1-Mbit CMOS SRAM with Configurable Organization and Operation, Oct. 1988, IEEE Journal of Solid-State Circuits, vol. 23, No. 5, pp. 1085-1093.
Stan Runyon, "EDA Software Syntest Stresses Speed Fault simulator blasts million-gate designs".
David DiMarco, et al., "FA 9.8: A 200 MHz 256kB Second-Level Cache with 1.6GB/s Data Bandwidth" 1996 IEEE International Solid-State Circuits Conference, ISSCC96/Session 9/SRAM/Paper FA 9.8, Feb. 9, 1996.
Manuel J. Raposa, Dual Port Static Ram Testing, Paper 20.3, 1988 International Test Conference, pp. 362-368.
Junji Nishimura, Advantest Corporation, "New Testing Devices Are Responding to Higher Performance in Megabit Age", Hi-Tech Report: Memroy Testing Technology, Jan. 1989, pp. 96-101.
Andre Ivanov, Department of Electrical Engineering, University of British Columbia, "Design for Testability and Built-In Self-test of Integrated Circuits and Systems: How These Can Add Value to Your Products", 1996, pp. 712-717.
M. Nicolaidis, et al., "Trade-offs in Scan Path and BIST Implementations for RAMs", Journal of Electronic Testing: Theory and Applications, pp. 5, 273-283, 1994.
Ad J. Van De Goor, et al., "Effective March Algorithms for Testing Single-Order Addressed Memories", Journal of Electronics Testing: Theory and Applications, 5, 337-345, 1994.
D. Roy Chowdhury, et al., "Cellular automata based pattern generator for testing RAM", IEE Proceedings -E. vol. 139. No. 6. Nov. 1992, pp. 469-476.
Kewal K. Saluja, et al., "Test Pattern Generation for API Faults in RAM", IEEE Transactions on Computers, vol. C-34, No. 3, Mar. 1985, pp. 284-287.
G. M. Ettinger, et al., "Memory-based logic sequence generation", Microprocessors and Microsystems, vol. 9, No. 9, Nov. 1985, pp. 446-451.
L. Lucas, et al., "Design Methodology of a Test Chip for a Portable 8ns 10 Ports Register File", IEEE 1995 Custom Integrated Circuits Conference, 1995, pp. 29-32.
Manoj Franklin, et al., "Embedded RAM Testing", IEEE, 1995, pp. 29-33.
Zuxi Sun, "Self-Testing of Embedded RAMs", 1984 International Test Conference, Paper 4.3, pp. 148-156.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Scan path circuitry including an output register having a flow t does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Scan path circuitry including an output register having a flow t, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Scan path circuitry including an output register having a flow t will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1516685

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.