Electrical transmission or interconnection systems – Switching systems – Plural switches
Reexamination Certificate
2001-05-17
2004-01-13
Sircus, Brian (Department: 2836)
Electrical transmission or interconnection systems
Switching systems
Plural switches
C307S116000, C307S140000, C333S101000, C333S103000, C333S104000, C340S014630
Reexamination Certificate
active
06677688
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to RF circuit switching architectures and, more particularly, to non-blocking, N×M switching matrices.
BACKGROUND OF THE INVENTION
A conventional approach to realizing a non-blocking N×M switching matrix in RF frequency applications is shown in FIG.
1
. As seen in
FIG. 1
, each of power dividers D
1
, D
2
, D
3
, and D
4
are configured to receive a corresponding RF signal input at input ports designated RF
in
1
, RF
in
2
, RF
in
N-
1
, and RF
in
N, respectively. At each power divider, the RF input signal is directed to output paths
1
-M. These paths are then switched in and out using 1×N switches, indicated generally at S
1
, S
2
, S
3
, and S
N
, disposed at the outputs, indicated generally at RF
out
1
, RF
out
2
, RF
out
N-
1
, and RF
out
N.
A principal disadvantage of the arrangement shown in
FIG. 1
is that the power dividers are frequency limited. Additionally, routing every RF input signal over plural paths to reach the corresponding switch simultaneously establishes multiple leakage paths for each input. This opportunity for isolation degradation is, consequently, multiplied by the number of splits on each input. Moreover, as a consequence of this multiple stage architecture, the input paths must be routed in a fashion which creates numerous cross over points, only some of these being identified by reference numeral CO in FIG.
1
. The inability to provide adequate isolation between the input signal lines has made the above-described approach wholly impractical and unsuited to implementation as a discrete IC. While it might be possible to construct a multiple layer printed circuit board (PCB) with shielded ground planes between layers to minimize cross talk and achieve acceptable isolation between signal paths, given the complexity of routing the paths in such a device, it is presently not possible to simulate or predict what level of isolation will be achieved until such a device were actually constructed and tested. In any event, it is believed that adapting the above-described matrix architecture to the ever-increasing numbers of inputs and outputs demanded by modem applications would pose substantial reliability concerns.
SUMMARY OF THE INVENTION
The aforementioned deficiencies are addressed, and an advance is made in the art, by a switching architecture having the advantages of broad bandwidth, high isolation, and an ability to be implemented at the IC level due to a systematic approach taken to ensure isolation.
The scalable N×M switching matrix architecture of the present invention is characterized by a readily calculable number of cross over locations so that leakage can be accurately modeled and predicted. A scalable N×M switching matrix architecture is characterized by a readily calculable number of crossover locations and comprises one or more single pole, N throw (“SPNT”) switches and, for each such switch, an N state impedance converter/amplitude compensation network. In accordance with the present invention, each SPNT switch network selects the output to any of the N inputs in any combination with up to all N inputs being selected on. Collectively, the individual 1×N networks formed by each combination of SPNT switch and its corresponding impedance converter/amplitude compensation network comprises the N×M network.
In all switch conditions, the impedance and insertion loss of each SPNT switch is maintained by an impedance converter/amplitude compensation network. The number of output ports determines the number (M) of 1×N networks in the matrix. The number of input ports is set by the number of legs (N) in the SPNT switch. By placing the SPNT switch as the last element before the output, the number of cross over points is maintained at a number which can be readily calculated based on the number of inputs and outputs.
REFERENCES:
patent: 3374364 (1968-03-01), Concelman
patent: 3816830 (1974-06-01), Giannini
patent: 3996533 (1976-12-01), Lee
patent: 4129838 (1978-12-01), Wallington et al.
patent: 4165497 (1979-08-01), Irons
patent: 4399439 (1983-08-01), Upadhyayula
patent: 4495498 (1985-01-01), Petrelis et al.
patent: 5170139 (1992-12-01), Nelson
patent: 5510757 (1996-04-01), Kumar et al.
patent: 5666089 (1997-09-01), Ehlers
patent: 6265953 (2001-07-01), Romano
patent: 0474337 (1992-11-01), None
Patent Abstract of Japan; publication No. 10093302; publication date Oct. 4, 1998; inventor: Kawaoka Yoshizumi, Title: Signal Changeover Switch.
Patent Abstract of Japan; publication No. 08032395; publication date; Feb. 2, 1996; inventor Uchiyama Fumihiko; Title: Variable Attenuator.
Freeston Andrew
Schwab Paul
DeBaradinis Robert L
Sircus Brian
Tyco Electronics Corporation
LandOfFree
Scalable N×M, RF switching matrix architecture does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Scalable N×M, RF switching matrix architecture, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Scalable N×M, RF switching matrix architecture will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3204394