Reduction of adjacent floating gate data pattern sensitivity

Static information storage and retrieval – Floating gate – Particular connection

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S185180, C365S185190

Reexamination Certificate

active

07352624

ABSTRACT:
The method for programming non-volatile memory cells erases the memory cells to be programmed. The memory cells are then programmed to a reduced floating gate voltage that takes into account capacitive coupling between the floating gates of adjacent memory cells. In one embodiment, the programming method programs and verifies a first memory cell to the reduced floating gate voltage, programs and verifies an adjacent memory cell to the reduced floating gate voltage, and verifies the first memory cell to an increased floating gate voltage that is greater than the reduced floating gate voltage.

REFERENCES:
patent: 5543339 (1996-08-01), Roth
patent: 6046086 (2000-04-01), Lin
patent: 6388919 (2002-05-01), Terasaki
patent: 6781877 (2004-08-01), Cernea et al.
patent: 6987694 (2006-01-01), Lee

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Reduction of adjacent floating gate data pattern sensitivity does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Reduction of adjacent floating gate data pattern sensitivity, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Reduction of adjacent floating gate data pattern sensitivity will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2758259

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.