Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Wire contact – lead – or bond
Reexamination Certificate
2005-07-22
2008-09-02
Parekh, Nitin (Department: 2811)
Active solid-state devices (e.g., transistors, solid-state diode
Combined with electrical contact or lead
Wire contact, lead, or bond
C257S786000, C257S773000, C257SE23024, C257S698000
Reexamination Certificate
active
07420286
ABSTRACT:
Techniques are described for reducing inductance in ball grid array (BGA) packages for integrated circuits (ICs). The BGA package comprises a set of contacts disposed near an outer edge of the BGA package that receives signal lines and isolated power and ground lines. One area of excess parasitic inductance within the BGA package is in the wire bonds that couple the set of contacts to the IC. The techniques described herein shorten the wire bonds in order to reduce the amount of parasitic inductance. The techniques include extending traces from a subset of the contacts inward into the BGA package toward the IC mounted. The wire bonds then couple the traces to the IC, thereby electrically coupling the subset of contacts to the IC. The presence of the traces substantially reduces lengths of the wire bonds relative to wire bonds that directly couple the set of contacts to the IC.
REFERENCES:
patent: 5592025 (1997-01-01), Clark et al.
patent: 5691568 (1997-11-01), Chou et al.
patent: 5726860 (1998-03-01), Mozdzen
patent: 6323065 (2001-11-01), Karnezos
patent: 6566761 (2003-05-01), Sharma et al.
patent: 6574108 (2003-06-01), Kramer et al.
patent: 6667546 (2003-12-01), Huang et al.
patent: 6879039 (2005-04-01), Khan et al.
patent: 6888240 (2005-05-01), Towle et al.
patent: 6897555 (2005-05-01), Lim et al.
patent: 2003/0075812 (2003-04-01), Cheng et al.
patent: 2003/0089983 (2003-05-01), Huang et al.
patent: 2004/0113252 (2004-06-01), Vonstaudt
Parekh Nitin
Seagate Technology LLC
Shumaker & Sieffert P.A.
LandOfFree
Reduced inductance in ball grid array packages does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Reduced inductance in ball grid array packages, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Reduced inductance in ball grid array packages will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3978142