Static information storage and retrieval – Addressing – Sync/clocking
Reexamination Certificate
2001-06-11
2002-09-03
Tran, Andrew Q. (Department: 2824)
Static information storage and retrieval
Addressing
Sync/clocking
C365S230050, C365S189040, C365S189120, C365S189050
Reexamination Certificate
active
06445645
ABSTRACT:
BACKGROUND OF THE INVENTION
This invention relates generally to the field of semiconductor and/or integrated circuit devices, and more particularly to a random access memory and process for writing to and reading from the same.
Summary of the Invention
The primary object of the invention is to provide a random access memory that increases data throughput.
Another object of the invention is to provide such a random access memory that may have either synchronous or asynchronous operation.
Another object of the invention is to provide a random access memory and method of operating the same in which read and write operations may be executed in the same clock cycle.
A further object of the invention is to provide a random access memory and method of operating the same in which read and write operations may be asynchronously enabled.
Yet another object of the invention is to provide such a random access memory and method of operating the same in which fully random addresses may be employed.
Still yet another object of the invention is to provide such a random access memory and method of operating the same in which successive and/or asserted addresses may be completely unrelated.
Another object of the invention is to provide such a random access memory and method of operating the same in which no restrictions are placed on successive and/or asserted addresses .
Another object of the invention is to provide such a random access memory and method of operating the same in which the same address may be used to read from and write to the memory in the same clock cycle.
A further object of the invention is to provide such a random access memory and method of operating the same in which a read/write control signal (e.g., a clock or control pulse) is the only control-type signal essential to operability.
Other objects and advantages of the present invention will become apparent from the following description, taken in connection with the accompanying drawings, wherein, by way of illustration and example, embodiments of the present invention are disclosed.
The present invention concerns a random access memory comprising: a write port comprising a set of data inputs and a write address bus, a read port comprising a set of data outputs and a read address bus,a read/write control signal configured to control data transfer operations at said write port and/or said read port in response to either (i) both rising and falling transitions or (ii) each of two logic levels of said read/write control signal, and a first random access memory array configured to store and/or retrieve data at a first random address in said first random access memory array defined by one or more signals on said write address bus and/or said read address bus.
In a further embodiment, the present invention concerns a process for reading data from and/or writing data to a random access memory array, comprising the steps of: (a) transferring a first plurality of data bits to or from a first random address in said random access memory array in response to a first transition of a read/write control signal, and (b) independently transferring a second plurality of data bits to or from a second random address in said random access memory array in response to a second transition of said read/write control signal.
REFERENCES:
patent: 4169284 (1979-09-01), Hogan et al.
patent: 4245304 (1981-01-01), Porter et al.
patent: 4456965 (1984-06-01), Graber et al.
patent: 4539661 (1985-09-01), Oritani
patent: 4575826 (1986-03-01), Dean
patent: 4599708 (1986-07-01), Schuster
patent: 4752871 (1988-06-01), Sparks et al.
patent: 4783732 (1988-11-01), Morton
patent: 4849937 (1989-07-01), Yoshimoto
patent: 4882709 (1989-11-01), Wyland
patent: 5023838 (1991-06-01), Herbert
patent: 5309395 (1994-05-01), Dickinson et al.
patent: 5394361 (1995-02-01), Dickinson
patent: 5440717 (1995-08-01), Bosshart
patent: 5530673 (1996-06-01), Tobita et al.
patent: 5546569 (1996-08-01), Proebsting et al.
patent: 5561781 (1996-10-01), Braceras et al.
patent: 5598545 (1997-01-01), Childers et al.
patent: 5638534 (1997-06-01), Mote, Jr.
patent: 5648987 (1997-07-01), Yang et al.
patent: 5752270 (1998-05-01), Wada
patent: 5781480 (1998-07-01), Nogle et al.
patent: 5784331 (1998-07-01), Lysinger
patent: 5805523 (1998-09-01), Lysinger
patent: 5828606 (1998-10-01), Mick
patent: 5838631 (1998-11-01), Mick
patent: 5841732 (1998-11-01), Mick
patent: 5875151 (1999-02-01), Mick
patent: 5923615 (1999-07-01), Leach et al.
patent: 5926426 (1999-07-01), Han
patent: 5956286 (1999-09-01), Lattimore et al.
patent: 5978279 (1999-11-01), Park
patent: 5983328 (1999-11-01), Potts et al.
patent: 6069839 (2000-05-01), Pancholy et al.
patent: 6081478 (2000-06-01), Mick et al.
patent: 6094399 (2000-07-01), Mick
patent: 2001/0043506 (2001-11-01), Arcoleo et al.
Arcoleo Mathew R.
Lovett Simon J.
Pancholy Ashish
Phelan Cathal G.
Cypress Semiconductor Corporation
Maiorana P.C. Christopher P.
Tran Andrew Q.
LandOfFree
Random access memory having independent read port and write... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Random access memory having independent read port and write..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Random access memory having independent read port and write... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2843965