Protected Ethernet backplane communication

Multiplex communications – Fault recovery – Bypass an inoperative switch or inoperative element of a...

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C370S445000

Reexamination Certificate

active

06804193

ABSTRACT:

FIELD OF THE INVENTION
The present invention relates in general to communication between multiple data processors and, more particularly, to communication between multiprocessors using a switch protocol.
BACKGROUND OF THE INVENTION
Communication between computers has become an important aspect of everyday life in both private and business environments. Computers converse with each other based upon a physical medium for transmitting the messages back and forth, and upon a set of rules implemented by electronic hardware attached to and programs running on the computers. These rules, often called protocols, define the orderly transmission and receipt of messages in a network of connected computers.
The use of multiple processors in a single system is well-known in the field of data processing systems, and the resulting systems are called multiprocessor systems. As data processing systems have expanded to incorporate multiprocessors, communication systems for allowing communication between the multiple processors have been proposed. The multiprocessor communication systems must be continually improved to allow for greater data processing capacity and faster speeds the multiprocessor environment is capable of delivering.
SUMMARY OF THE INVENTION
To improve upon the presently known multiprocessor communication systems, the present invention has been proposed. The present invention provides a system for inter-processor communication in a backplane based multiprocessor system. According to one aspect of the invention, provided is a communication system that implements the Ethernet MAC protocol over a backplane physical media that can take advantage of the Ethernet MAC that is built into many processors. According to another aspect of the present invention, provided is a protected communication system that provides redundancy at all levels within the system.
The present invention provides many advantages over the presently known communication systems for multiprocessors. Not all of these advantages are simultaneously required to practice the invention as claimed, and the following list is merely illustrative of the types of benefits that may be provided, alone or in combination, by the present invention. These advantages include: (1) the use of a standard Ethernet protocol to take advantage of the design simplification but without the cost, space, and power that normal Ethernet physical media requires; (2) providing a redundant communication system wherein each processor has a redundant communication path and wherein the redundancy is transparent to the processors; (3) communicating over a low power low voltage differential signal (LVDS) channel without the need for signal shaping, the use of an analog phase locked loop (PLL), or magnetic components typical of Ethernet systems; (4) providing a soft reset mechanism; (5) providing a mechanism for monitoring the link status of both connections, simultaneously; and (6) providing each processor with a full 10 Mbs connectivity to a non-blocking Ethernet switch.
In accordance with one aspect of the present invention, a multiprocessor system is provided that has a plurality of processor modules coupled together via a backplane. The system comprises a first processor module having a first processor and a switch with a plurality of I/O ports and a plurality of communication paths coupled to the I/O ports of the switch, the switch being operable to route data packets formatted according to an Ethernet MAC protocol. The system further comprises a second processor module having a second processor and a first communication device that is operable to communicate with the switch via a first communication path on the backplane. The system also comprises a third processor module having a third processor and a second communication device that is operable to communicate with the switch via a second communication path on the backplane. The switch is operable to route Ethernet MAC protocol data packets from one of the first, second or third processors to another of said first, second or third processors.
In accordance with another aspect of the present invention a multiprocessor system is provided that has a plurality of processor modules coupled together via a backplane. The system comprises a first processor module having a first processor and a first switch with a plurality of I/O ports and a plurality of communication paths coupled to the I/O ports of the first switch, the first switch being operable to route data packets. The system further comprises a second processor module having a second processor and a second switch with a plurality of I/O ports and a plurality of communication paths coupled to the I/O ports of the second switch, the second switch being operable to route data packets. The system also comprises a third processor module having a third processor and a first communication device that is operable to communicate with the first switch via a first communication path on the backplane and operable to communicate with the second switch via a second communication path on the backplane. In addition, the system comprises a fourth processor module having a fourth processor and a second communication device that is operable to communicate with the first switch via a third communication path on the backplane and operable to communicate with the second switch via a fourth communication path on the backplane. The first switch is operable to route data packets from one of the first, second, third or fourth processors to another of the first, second, third or fourth processors. The second switch is also operable to route data packets from one of the first, second, third or fourth processors to another of the first, second, third or fourth processors.


REFERENCES:
patent: 5058110 (1991-10-01), Beach et al.
patent: 5345447 (1994-09-01), Noel
patent: 5428806 (1995-06-01), Pocrass
patent: 5671249 (1997-09-01), Andersson et al.
patent: 5754800 (1998-05-01), Lentz et al.
patent: 5777996 (1998-07-01), Chan et al.
patent: 5781549 (1998-07-01), Dai
patent: 5802278 (1998-09-01), Isfeld et al.
patent: 5926473 (1999-07-01), Gridley
patent: 6347345 (2002-02-01), Cheon
patent: 6396841 (2002-05-01), Co et al.
patent: 6611526 (2003-08-01), Chinnaswamy et al.
patent: 0952702 (1999-10-01), None
International Search Report dated Apr. 22, 2002, for PCT/US01/41220 entitled: Protected Ethernet Backplane Communication.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Protected Ethernet backplane communication does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Protected Ethernet backplane communication, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Protected Ethernet backplane communication will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3309408

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.