Electrical computers and digital processing systems: processing – Instruction decoding – Decoding instruction to accommodate plural instruction...
Reexamination Certificate
2006-10-31
2006-10-31
Chan, Eddie (Department: 2183)
Electrical computers and digital processing systems: processing
Instruction decoding
Decoding instruction to accommodate plural instruction...
Reexamination Certificate
active
07130989
ABSTRACT:
A processor has respective first and second external instruction formats (F1, F2) in which instructions (add, load) are received by the processor. Each instruction has an opcode (e.g. 1011) which specifies an operation to be executed. Each external format has one or more preselected opcode bits (F1: i+1˜i+4; F2: i+1˜i+3) in which the opcode appears. The processor also has an internal instruction format (G1) into which instructions in the external formats are translated prior to execution of the operation. A first operation (add) is specifiable in both the first and second external formats F1, F2), and a second operation (load) is specifiable in the second external format (F2). The first and second operations have distinct opcodes (101, 011) in the second external format. In each of the preselected opcode bits which the first and second external formats have in common (i+1˜i+3), the opcodes of the first operation (101) in the two external formats are identical.
REFERENCES:
patent: 5896519 (1999-04-01), Worrell
patent: 6321322 (2001-11-01), Pechanek et al.
patent: 6633969 (2003-10-01), Lin
patent: 0 199 173 (1986-10-01), None
patent: 1296225 (2003-03-01), None
patent: 2 289 353 (1995-11-01), None
Kissell, MIPS16: High-Density MIPS for the Embedded Market, 1997.
MIPS Technologies, Inc., Product Description: MIPS16 Application-Specific Extension, Jan. 30, 1997, p. 26.
“Atmel Corporation ARM7TDMI™ (Thumb® ) Datasheet”. Advanced RISC Machines Limited (ARM® ). Revision B. Jan. 1999. pp. 28 and 78.
“OPCODE remap and Compression in Hard-wired Risc Microprocesor;” IBM Technical Disclosure Bulletin; vol. 32, No. 10A; p. 349; Mar. 1990.
“A Programmable Instruction Format Extension to VLIW Architectures;” De Gloria et al.; IEEE; pp. 35-40; Mar. 1992.
Chan Eddie
Greer Burns & Crain Ltd.
Li Aimee J.
PTS Corporation
LandOfFree
Processor adapted to receive different instruction sets does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Processor adapted to receive different instruction sets, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Processor adapted to receive different instruction sets will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3640626