Fishing – trapping – and vermin destroying
Patent
1985-12-24
1987-08-04
Roy, Upendra
Fishing, trapping, and vermin destroying
148DIG140, 357 65, 437 46, 437 24, H01L 21265, H01L 2978
Patent
active
046836454
ABSTRACT:
In a metal oxide semiconductor field effect transistor fabrication process, refractory metal is deposited over designated source and drain areas within a silicon substrate. Refractory metal and silicon at the interface is then mixed by ion implantation of a heavy neutral ion species such as germanium. To minimize source/drain junction depth, the source and drain locations can be subjected to bombardment by a lighter ion such as silicon which amorphizes silicon to a predetermined depth under the designated source and drain regions and so substantially confines dopant diffusion to the silicon amorphized region. To render the source and drain of desired conductivity type, an ion implantation of a non-neutral ion is then performed.
REFERENCES:
patent: 4297782 (1981-11-01), Ito
patent: 4551908 (1985-11-01), Nagasawa et al.
patent: 4558507 (1985-12-01), Okabayashi et al.
patent: 4577396 (1986-03-01), Yamamoto et al.
d'Heurle et al., Jour. Appl. Phys. 53 (1982), 8765.
Sorimachi et al., Jap. Jour. Appl. Phys. 21 (1982), 752.
Hewett et al., Jour. Appl. Phys. 57 (1985), 1089.
Poker et al., Jour. Appl. Phys. 57 (1985), 1414.
Agamy et al., Jour. Vac. Sci. Technol. A3 (1985), 718.
D. L. Kwong et al., "Simultaneous Formation of Silicide Ohmic Contacts and Shallow p+-n Junctions by Ion-Beam Mixing and Rapid Thermal Annealing", IEEE Electron Device Letters, vol. EDL-6, No. 5, pp. 244-246, May 1985.
Hidekazu Okabayashi et al., "Low-Resistance MOS Technology Using Self-Aligned Refractory Silicidation", IEEE Transactions on Electron Devices, vol. ED-31, No. 9, pp. 1329-1334, Sep. 1984.
M. Y. Tsai et al., "Refractory Metal Silicide Formation Induced by As Implantation", Appl. Phys. Lett. 37, pp. 295-298, Aug. 1, 1980.
S. D. Lester et al., "Ion-Beam Modification of Silicided Ti/Si Contacts", Mat. Res. Soc. Symp. Proc. vol. 45-1985 Materials Research Society, pp. 159-164.
Manuela Finetti et al., "A Self-Annealing Technique for Simultaneous Titanium Silicide and N/P Junction Formation", Mat. Res. Soc. Symp. Proc. vol. 45-1985 Materials Research Society, pp. 177-182.
T. Paul Chow et al., "Refractory Metal Silicides: Thin-Film Properties and Processing Technology", IEEE Transactions on Electron Devices, vol. ED-30, No. 11, Nov. 1984, pp. 1480-1497.
Calder Iain D.
Ho Vu Q.
Naem Abdalla A.
Naguib Hussein M.
Northern Telecom Limited
Roy Upendra
LandOfFree
Process of fabricating MOS devices having shallow source and dra does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Process of fabricating MOS devices having shallow source and dra, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process of fabricating MOS devices having shallow source and dra will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-876312