Process for forming bipolar transistor compatible with CMOS util

Semiconductor device manufacturing: process – Forming bipolar transistor by formation or alteration of... – Forming base region of specified dopant concentration profile

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438372, 438375, 438376, 438377, H01L 21331, H01L 21265

Patent

active

06043130&

ABSTRACT:
A bipolar transistor compatible with CMOS processes utilizes only a single layer of polysilicon while maintaining the low base resistance associated with conventional double-polysilicon bipolar designs. Dopant is implanted to form the intrinsic base through the same dielectric window in which the polysilicon emitter contact component is later created. Following poly deposition within the window and etch to create the polysilicon emitter contact component, large-angle tilt ion implantation is employed to form a link base between the intrinsic base and a subsequently-formed base contact region. Tilted implantation enables the link base region to extend underneath the edges of the polysilicon emitter contact component, creating a low resistance path between the intrinsic base and the extrinsic base. Fabrication of the device is much simplified over a conventional double-poly transistor, particularly if tilted implantation is already employed in the process flow to form an associated structure such as an LDMOS.

REFERENCES:
patent: 3500143 (1970-03-01), Lamming
patent: 3697827 (1972-10-01), Simon
patent: 4047217 (1977-09-01), McCaffre. et al.
patent: 4452645 (1984-06-01), Chu, et al.
patent: 4662062 (1987-05-01), Toyooka, et al.
patent: 4710241 (1987-12-01), Komatsu
patent: 4713355 (1987-12-01), Gardner
patent: 4729965 (1988-03-01), Tamaki, et al.
patent: 4745087 (1988-05-01), Iranmanesh
patent: 4772566 (1988-09-01), Zdebel et al.
patent: 4789885 (1988-12-01), Brighton et al.
patent: 4871685 (1989-10-01), Taka, et al.
patent: 4962053 (1990-10-01), Spratt et al.
patent: 4988632 (1991-01-01), Pfiester
patent: 4996581 (1991-02-01), Hamasaki
patent: 5006476 (1991-04-01), De Jong et al.
patent: 5055419 (1991-10-01), Scovell, et al.
patent: 5213989 (1993-05-01), Fitch et al.
patent: 5242858 (1993-09-01), Sakamoto, et al.
patent: 5420051 (1995-05-01), Bohr, et al.
patent: 5444004 (1995-08-01), Jang
patent: 5580798 (1996-12-01), Grubisich
patent: 5605849 (1997-02-01), Chen, et al.
patent: 5643809 (1997-07-01), Lien
patent: 5698459 (1997-12-01), Grubisich, et al.
patent: 5726069 (1998-03-01), Chen, et al.
patent: 5731240 (1998-03-01), Kataoka
patent: 5773350 (1998-06-01), Herbert
patent: 5926712 (1999-11-01), Chen et al.
Bulucea, C., "Control of mitter current crowding in bipolar junction transistors using laterally-graded base doping profiles", Int. J. Electronics, vol. 74, pp. 553-566.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for forming bipolar transistor compatible with CMOS util does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for forming bipolar transistor compatible with CMOS util, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for forming bipolar transistor compatible with CMOS util will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1325581

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.