Precise, low-jitter fractional divider using counter of rotating

Electrical pulse counters – pulse dividers – or shift registers: c – Systems – Pulse multiplication or division

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

327115, 327147, 327149, 327150, 327151, 327232, 327236, 327241, 327243, H03K 2100

Patent

active

059701102

ABSTRACT:
A fractional divider divides an input by a non-whole number M.N, where M is the integer part and N is the fractional part of the divisor. A delay line generates a group of multi-phase clocks from an input clock. A mux selects one of the multi-phase clocks as a selected clock. The selected clock increments a counter that counts to the integer part M. The selected clock also increments a rotational state machine. The rotational state machine makes the mux select a different one of the multi-phase clocks for the first N clocks so that the phase of the selected clock is rotated for N cycles. When multi-phase clocks having slightly higher delays are chosen, the selected clock's period increases, adding a fraction. When multi-phase clocks having slightly smaller delays are chosen, the selected clock's period is reduced, effectively subtracting a fraction. The delay line is part of a delay-locked loop that compares the phase of the last multi-phase clock to the input clock. Any phase difference charges a loop filter and changes an adjustment voltage. The adjustment voltage changes the delays in the delay line so that the sum of all delays in the delay line matches the clock period. Since smaller count values can be used when fractional rather than whole-number divisors are used, phase comparisons in a PLL are increased, reducing jitter and smoothing the output.

REFERENCES:
patent: 4241408 (1980-12-01), Gross
patent: 4494243 (1985-01-01), Elmis
patent: 4837721 (1989-06-01), Carmichael et al.
patent: 4975931 (1990-12-01), Cosand
patent: 5088057 (1992-02-01), Amrany et al.
patent: 5224132 (1993-06-01), Goldberg
patent: 5235531 (1993-08-01), Foerg
patent: 5287296 (1994-02-01), Bays et al.
patent: 5473553 (1995-12-01), Thierry
patent: 5521556 (1996-05-01), O'Shaughnessy et al.
patent: 5889436 (1999-03-01), Yeung et al.
Johnson & Hudson, "A Variable Delay Line PLL for CPU-Coprocessor Synchronization" IEEE JSSC vol. 23, No. 5, (Oct. 1988),pp. 1218-1223.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Precise, low-jitter fractional divider using counter of rotating does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Precise, low-jitter fractional divider using counter of rotating, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Precise, low-jitter fractional divider using counter of rotating will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2065922

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.