Power-on reset circuit for erasing of split gate flash...

Static information storage and retrieval – Floating gate – Particular biasing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S185330, C327S143000, C327S198000

Reexamination Certificate

active

06954379

ABSTRACT:
In a standard Flash EPROM, a plurality of flash memory cells are arranged in an array of rows and columns. In order to determine the programming state of each cell, the magnitude of the cell read current is measured using a reference current source set to approximately 25 uA. The memory cell being examined is connected with the drain wired to a positive voltage between about 1 to 2 volts. The source of the memory cell is connected to the current source. The control gate voltage is set to approximately 5V. An unprogrammed memory cell will have a drain current equal to that of the reference current source and the cell output will be slightly less than the drain voltage (logic 1). Under these conditions, a programmed memory cell, having a higher threshold voltage, will conduct only leakage currents. This results in the cell output being very close to ground potential (logic 0). Older technologies utilized fixed current sources for the reference current. In order to better track manufacturing tolerances, more recent technologies use a “reference cell” identical to the standard memory cell to form the reference current source. This reference cell is erased under the same conditions as a memory cell. Since the memory and reference cells are identical in geometry, their current characteristics will track regardless of manufacturing process variations. In order to maintain the proper state for the reference cells, they must be periodically erased. Most manufacturers erase the reference cells during a mass erase resulting in repeated high voltage stress equal to the memory array and decoder. The present invention reduces this high voltage stress using a method where a pulse initiating the erasure of the reference cells is generated upon application of power to the memory.

REFERENCES:
patent: 5675537 (1997-10-01), Bill et al.
patent: 5801985 (1998-09-01), Roohparvar et al.
patent: 5936443 (1999-08-01), Yasuda et al.
patent: 6073204 (2000-06-01), Lakhani et al.
patent: 6122198 (2000-09-01), Haddad et al.
patent: 6737884 (2004-05-01), Shigemasa et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Power-on reset circuit for erasing of split gate flash... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Power-on reset circuit for erasing of split gate flash..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Power-on reset circuit for erasing of split gate flash... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3444220

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.