Electrical computers: arithmetic processing and calculating – Electrical digital calculating computer – Particular function performed
Reexamination Certificate
2006-06-27
2006-06-27
Ngo, Chuong D (Department: 2193)
Electrical computers: arithmetic processing and calculating
Electrical digital calculating computer
Particular function performed
C708S628000
Reexamination Certificate
active
07069290
ABSTRACT:
In the multiplier, a partial product circuit generates a partial product based on a multiplicand operand and outputs of a Booth recoder circuit, which operates on a multiplier operand. The partial product circuit ANDs the multiplicand with a zero Booth recoded output, which indicates whether to zero out the multiplicand. An enable circuit selectively enables the multiplier circuit, and more particularly, disables the multiplier circuit by making the zero Booth recoded output indicate to zero out the multiplicand.
REFERENCES:
patent: 5661673 (1997-08-01), Davis
patent: 5787029 (1998-07-01), de Angel
patent: 6065032 (2000-05-01), Nicol
patent: 6275842 (2001-08-01), Nicol
Weste, N. et al.Principles of CMOS VLSI Design, 2ndEdition, 1992, pp. 291-292, 304-305, 547-555.
Garrett David
Knagge Geoff
Nicol Christopher J.
LandOfFree
Power efficient booth recoded multiplier and method of... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Power efficient booth recoded multiplier and method of..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Power efficient booth recoded multiplier and method of... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3641915