Power-down inverter circuit

Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

307443, 307448, 307468, 307304, 365227, H03K 19003, H03K 19094

Patent

active

045033412

ABSTRACT:
A power-down inverter comprising three devices in series between supply voltage VDD and ground. A depletion load transistor connects the power supply rail to a first output node; a natural-threshold-voltage transistor, whose gate is controlled by the power-up signal, connects the first output node to a second output node, and an enhancement mode transistor, whose gate is controlled by the input signal to the inverter, connects the second output node to ground. This circuit provides an output (at the first output node) which is never floating, and it is therefore not necessary to use complementary signals for the power-up information. Moreover, the provision of two output nodes permits multiple output states to be available during the power-down mode if desired, depending on the full circuit configuration.

REFERENCES:
patent: 3775693 (1973-11-01), Proebsting
patent: 4384220 (1983-05-01), Segawa et al.
patent: 4408305 (1983-10-01), Kuo

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Power-down inverter circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Power-down inverter circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Power-down inverter circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1736321

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.