Patent
1989-06-12
1990-11-06
Hille, Rolf
357 2, 357 4, 357 6, 357 231, H01L 2978
Patent
active
049690213
ABSTRACT:
An electrically programmable, erasable, read-only memory is comprised of an array of vertical porous floating gate MOSFET structures in a layer of a-Si with parallel X and parallel Y conductors on opposite sides of the a-Si layer functioning as source and drain electrodes. The floating gate of each vertical MOSFET structure consists of a plurality of electrically insulated metallic particles embedded in the a-Si layer between said source and said drain electrodes with the metallic particles adjacent to the source electrodes. The insulation between the metallic particles and the a-Si material is thick enough to prevent tunneling of electrons but the insulation between the particles and the source electrode is thinner to allow tunneling of electrons at a predetermined threshold voltage to store a charge in the porous floating gate. Alternatively, the metal particles may be gathered into one insulated toroidal gate which controls current through a-Si in the center of the toroidal gate. Analog or binary information may be stored in the vertical MOSFET structures by application of high voltage. Stored information may be read without erasing the stored information by application of a low voltage, and information may be erased by application of a high reverse voltage.
REFERENCES:
patent: 3588638 (1971-12-01), Fleming
patent: 3755026 (1973-08-01), Reynolds
patent: 3972059 (1976-07-01), DiStefano
patent: 3988720 (1976-10-01), Ovshinsky
patent: 4228524 (1980-10-01), Neale et al.
patent: 4272562 (1981-06-01), Wood
patent: 4485389 (1984-11-01), Ovshinsky et al.
patent: 4597162 (1986-07-01), Johnson et al.
patent: 4660166 (1987-04-01), Hopfield
patent: 4720736 (1988-01-01), Takafuji et al.
patent: 4740908 (1988-04-01), Berger et al.
patent: 4760437 (1988-07-01), Lenker et al.
patent: 4876668 (1989-10-01), Thakoor et al.
S. M. Sze, Physics of Semiconductor Devices, 2nd Ed., John Wiley and Sons, 1981, pp. 496-506.
J. P. Sage et al., "An Artificial Neural Network Integrated Circuit Based on MNOS?CCD Principles," Neural Networkd for Computing, AIP Conference Proceedings 151, Am. Inst. of Phys., New York, 1986, pp. 381-385.
Lambe John J.
Moopenn Alexander W.
Thakoor Anilkumar P.
California Institute of Technology
Fernandez Antonio M.
Hille Rolf
Loke Steven
LandOfFree
Porous floating gate vertical mosfet device with programmable an does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Porous floating gate vertical mosfet device with programmable an, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Porous floating gate vertical mosfet device with programmable an will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1309635