Static information storage and retrieval – Floating gate – Particular connection
Patent
1997-10-09
1999-06-01
Nelms, David
Static information storage and retrieval
Floating gate
Particular connection
36518513, 36518517, 36518518, 36518529, G11C 1604
Patent
active
059093927
ABSTRACT:
A nonvolatile PMOS memory array includes a plurality of pages, where each column of a page includes two series-connected PMOS OR strings in parallel with a bit line. Each PMOS OR string includes a PMOS select transistor coupled between the bit line and two series connected PMOS floating gate memory cells. The PMOS floating gate memory cells are programmed via channel hot electron (CHE) injection and erased via electron tunneling. A soft-program mechanism is used to compensate for over-erasing of the memory cells. In some embodiments, the bit lines are segmented along page boundaries to increase speed.
REFERENCES:
patent: 5365484 (1994-11-01), Cleveland et al.
patent: 5422843 (1995-06-01), Yamada
patent: 5581504 (1996-12-01), Chang
patent: 5796656 (1998-08-01), Kowshik et al.
patent: 5801994 (1998-09-01), Chang et al.
Chang Shang-De Ted
Huang Chi-Tay
Nguyen Chinh D.
Yuen Guy S.
Nelms David
Nguyen Tuan T.
Programmable Microelectronics Corporation
LandOfFree
PMOS memory array having OR gate architecture does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with PMOS memory array having OR gate architecture, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and PMOS memory array having OR gate architecture will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-959459