Static information storage and retrieval – Floating gate – Particular connection
Reexamination Certificate
2007-09-21
2009-06-02
Nguyen, Tuan T (Department: 2824)
Static information storage and retrieval
Floating gate
Particular connection
C365S185170, C365S185200, C365S185250, C365S189050
Reexamination Certificate
active
07542343
ABSTRACT:
Time-domain sensing scheme is introduced for reading NAND flash memory cell, wherein cell current is converted to voltage by discharging bit line, which voltage is amplified by a segment read circuit, then the voltage difference is converted to time difference by a block read circuit. In this manner, a reference signal is generated by reference cells storing low threshold data, which signal is delayed by a delay circuit for generating a locking signal. Thus the locking signal effectively rejects latching high threshold data in latch circuits because high threshold data is arrived later. Furthermore, by adopting multi-divided bit line architecture, discharging time of bit line is reduced. In addition, layout of the segment read circuit is repeatedly placed next to cell arrays in order to fabricate in the conventional planar CMOS process environment.
REFERENCES:
patent: 5465235 (1995-11-01), Miyamoto
patent: 5768215 (1998-06-01), Kwon et al.
patent: 5790458 (1998-08-01), Lee et al.
patent: 6826082 (2004-11-01), Hwang et al.
patent: 6925005 (2005-08-01), Kawamura et al.
Le Toan
Nguyen Tuan T
LandOfFree
Planar NAND flash memory does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Planar NAND flash memory, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Planar NAND flash memory will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4068221