Optical disk reroducing device

Dynamic information storage or retrieval – Control of storage or retrieval operation by a control... – Control of information signal processing channel

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C369S047320, C369S047340, C369S053320

Reexamination Certificate

active

06577569

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates an optical disk reproducing device and more specifically to an optical disk reproducing device, in particular a CD (Compact Disk) reproducing device, which suppresses discontinuity of demodulated frame data to be stored in an internal memory of the device which will be caused when resynchronizing from a synchronous state by internal synchronous signals in case of missing of external synchronous signals due to such as a flaw of a CD to external synchronous signals read out from the CD thereafter.
2. Background Art
In connection with a CD reproducing device which is one of optical disk reproducing devices, synchronous signals sometimes can not be detected because of a flaw on the CD. Usually, inside a CD reproducing device a synchronous protection circuit is incorporated which generates synchronous signals internally, thus, when external synchronous signals can not be detected, the synchronous signals generated internally can supplement the external synchronous signals.
FIG. 4
is an example of such CD reproducing devices.
In
FIG. 4
, numeral
20
is the CD reproducing device on which a CD
1
is mounted and which is constituted by such as a rotary drive mechanism for rotating the CD
1
mounted thereon, a pick-up (a tetra-section photo detector)
3
, an RF amplifier
4
which amplifies received optical signals from the pick-up
3
and produces RF detection signals (total received optical amount detection signals) as read-out signals, an EFM (Eight to Fourteen Modulation) demodulation circuit
5
which receives the read-out signals from the RF amplifier
4
, a synchronous signal detection circuit
6
which also receives the read-out signals from the RF amplifier
4
, further, an internally inserting supplement use synchronous signal generating circuit
7
, a synchronous signal selection circuit
8
, an address generation and writing circuit
9
, an SRAM
10
, an ECC error correction circuit
11
, a data read-out and output circuit
12
, a clock generation circuit
13
for read-out system and a clock generation circuit
14
for reproducing system.
Herein, the EFM demodulation circuit
5
receives the read-out signals (RF detection signals) and demodulates EFM data. The synchronous signal detection circuit
6
receives the read-out signals, extracts synchronous signals from the received read-out signals to detects external synchronous signals therein and outputs the detected external synchronous signals as synchronous signals DSYNC. The internally inserting supplement use synchronous signal generating circuit
7
includes a 588-adic counter therein, counts clocks CLK from the clock generation circuit
13
and generates internal synchronous signals ISYNC in synchronism with the synchronous signals DSYNC by resetting the count value when the synchronous signals DSYNC are received.
The synchronous signal selection circuit
8
receives the synchronous signals DSYNC and the synchronous signals ISYNC and selects either of them, in that when the synchronous signals DSYNC are received from the synchronous signal detection circuit
6
, the synchronous signal selection circuit
8
outputs the synchronous signals DSYNC as synchronous signals RSYNC and when no synchronous signals DSYNC are received, outputs the synchronous signal ISYNC as synchronous signals RSYNC. Thereby, when the synchronous signals DSYNC are missing, the synchronous signals ISYNC are supplemented by the synchronous signal selection circuit
8
.
The clock generation circuit
13
receives the read-out signals from the RF amplifier
4
, generates clocks CLK (588 clocks) through a PLL control and sends out the clocks CLK to the respective circuits in
FIG. 4
other than such as the SRAM
10
, the ECC error correction circuit
11
, and the data read-out and output circuit
12
belonging to the reproducing system. The SRAM
10
, the ECC error correction circuit
11
and the data read-out and output circuit
12
receive clocks CK from clock generation circuit
14
for generating clocks for the reproducing system and are operated thereby.
The address generation and writing circuit
9
receives the synchronous signals RSYNC to renew addresses in the SRAM
10
, writes the EFM data corresponding to one frame amount (amount of 588 channels) which are demodulated by the EFM demodulation circuit
5
the renewed addresses in the SRAM
10
and stores the EFM data in the SRAM
10
. The ECC error correction circuit
11
reads out a predetermined amount of the stored data from the SRAM
10
with reference to the presently recorded data position, performs ECC error correction with regard to newly stored data of one frame amount and returns the corrected data to the SRAM
10
. The data read-out and output circuit
12
reads out the ECC error corrected data and outputs the same to the side of an analogue reproducing circuit which reproduces the same after performing digital analogue conversion.
Further, the RF amplifier
3
includes inside thereof a focus position error generation circuit which generates RF detection signals (total received optical amount detection signals) and position error detection signals FE with respect to a focus position of laser beams irradiated on an optical disk, and the RF detection signals and the position error detection signals FE are provided to a focus servo mechanism performing a focusing servo, however, of which illustration is omitted.
FIGS.
5
(
a
) through
5
(
e
) are explanatory diagrams on the synchronous signal generation by the synchronous signal selection circuit
8
and on the storing timing of one frame data in the SRAM
10
.
When there exist synchronous signals DSYNC as shown in FIG.
5
(
a
), the synchronous signal selection circuit
8
generates synchronous signals RSYNC in correspondence with synchronous signals DSYNC as shown in FIG.
5
(
c
), and when no synchronous signals DSYNC exist, synchronous signals RSYNC in correspondence with the synchronous signals ISYNC as shown in FIG.
5
(
b
) are generated.
Thereby, the CD reproducing device is supplemented in synchronism with the synchronous signals ISYNC, however, since the synchronous signals ISYNC are generated by counting the internal clocks CLK, for example, if after completing a writing process for 5th frame in the SRAM
10
, a synchronous signal DSYNC is generated as a resynchronized synchronous signal as shown in FIG.
5
(
c
) through FIG.
5
(
e
), the EFM data are stored in the SRAM
10
while assuming the subsequent frame as a frame
6
. This occurs because the generation timing of the synchronous signal ISYNC advances, in that is shifted forward with respect to the synchronous signal DSYNC of the resynchronized synchronous signal. In such instance, with regard to the EFM data for the 5th frame, a part of the EFM data are stored in the 5th frame or a part of the EFM data for the 4th frame are stored in the 5th frame as shown in FIG.
5
(
e
), and the data to be primarily stored in the SRAM
10
for the 5th frame are moved to a position for the 6th frame. As a result, a problem arises that the EFM data from the 4th frame to the 6th frame are discontinuously stored in the memory.
Further, FIG.
5
(
d
) shows count values of clocks CLK in the respective frames and usually 588 clocks are contained in one frame. Further, the numerals in FIG.
5
(
e
), for explanation convenience, by ordinal numbers successively from the first frame, represent address positions in the SRAM
10
which are successively selected in accordance with the frame order as logical addresses for every one frame, and are simply used for explanation convenience, of which understanding is also true in the following explanation.
SUMMARY OF THE INVENTION
An object of the present invention is to resolve the above conventional art problems and to provide an optical disk reproducing device, in particular a CD (Compact Disk) reproducing device, which suppresses discontinuity of demodulated frame data to be stored in an internal memory of the device which will be caused when resynchronizing

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Optical disk reroducing device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Optical disk reroducing device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Optical disk reroducing device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3135923

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.