Operable synchronous semiconductor memory device switching...

Static information storage and retrieval – Addressing – Sync/clocking

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S230010

Reexamination Certificate

active

06724686

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to semiconductor integrated circuit devices, and particularly to a semiconductor integrated circuit device that operates in synchronization with an external clock signal. More particularly, the present invention relates to, for example, a synchronous semiconductor memory device that operates in synchronization with an external clock signal.
2. Description of the Background Art
In accordance with increase in the operating speed of recent microprocessors (referred to as MPU hereinafter), a synchronous DRAM that operates in synchronization with a dock signal and the like (synchronous DRAM: referred to as SDRAM hereinafter) are used to realize high speed access of dynamic random access memories (referred to as DRAM hereinafter) employed as the main storage device.
The internal operation of such SDRAMs is divided into the row related operation and column related operation for control.
To allow further increase in the operation speed in a SDRAM, a bank structure is employed where memory cell arrays are divided into a plurality of banks that are operable independently. In other words, the operation of each bank is under independent control for a row related operation and a column related operation.
However, further increase in the high speed operation is required for a semiconductor memory device depending upon the applied system.
In contrast, some systems do not require such a high speed operation. When a SDRAM designed to correspond to a system that requires maximum speed is used in a system that allows a lower operating frequency, it is not desirable from the standpoint of power consumption to operate the SDRAM according to the specification of the highest speed.
Also, the manner of synchronous operation for the entire system differs. There are systems having a reference clock signal for synchronous operation output from only the controller end, and systems in which a synchronizing clock signal is output equally to each control device and semiconductor memory device forming the system.
It may be necessary to modify the operation mode of the SDRAM itself in the above two cases to operate faster taking account of the effect of skew of a clock signal.
If a different design is to be provided according to each particular application, the cost required for designing and fabrication will increase.
In accordance with increase in the speed of the throughput of the DRAM becoming a critical issue in the system performance, a SDRAM that inputs/outputs data in synchronization with an externally applied dock is now popular instead of the DRAM of the EDO method.
The SDRAM method has the data, address, and various commands input into the chip in synchronization with the rising edge of an externally applied clock with the internal process of the memory chip partially carried out in synchronization with the dock, and has the output also provided in synchronization with the edge of the external clock.
In system applications where a great amount of data is to be processed at high speed such as image data, a further higher throughput is required.
To this end, a double data rate synchronous DRAM (referred to as DDR-SDRAM hereinafter) has been proposed as a new input/output method of a DRAM. An external strobe clock for data is applied, and data is input in synchronization with both the rising and falling edges. An internal strobe clock in synchronization with the data output is provided.
FIG. 77
shows a block diagram of an example of this DDR-SDRAM. Only the data input/output through one data input/output terminal is depicted in the drawing.
In a data writing operation, the data input in synchronization with a strobe clock from a pad
9000
passes through the input buffer to be held in an input register. Here, the data input at the rise of a dock and the data input at the fall of the clock are held in separate input registers
9002
and
9003
.
The input control circuit switches a connection switch
9004
for the data bus and the register according to whether the address is even or odd.
Following the latency of the data strobe clock, the data is provided to the internal data bus in synchronization with the dock. In general, two docks are set as the latency of the data strobe. The memory array is divided depending whether the address is even or odd. Data is received from respective corresponding data buses to be stored into a corresponding memory cell. When data is written continuously, address counters
9006
and
9007
generate the required addresses, which are sent to the memory array.
Here, address counters
9006
and
9007
generate different patterns depending upon whether the corresponding memory array is at an even address or an odd address.
In a data reading operation, data is read out from a corresponding memory cell according to the address sent to the memory array from address counters
9006
and
9007
to be output to the data bus.
Output control circuit
9008
alters the connection between the data bus and the output register depending upon whether the address is an uneven number or an odd number. The data is temporarily stored in the register. Output control circuit
9008
switches switch
1012
in accordance with the set latency to output data alternately that are latched in output registers
9009
and
9010
in synchronization with the rising and falling edges of the dock.
In the above-described system, it was necessary to produce different chips depending upon whether the SDRAM takes the single data rate system (referred to as SDR-DRAM hereinafter) or the double data rate system despite similarity in the chip internal operation.
SUMMARY OF THE INVENTION
In view of the foregoing, an object of the present invention is to provide a synchronous semiconductor memory device that can adjust the margin of chip operation flexibly with respect to an external dock signal according to the system requirement.
Another object of the present invention is to provide a synchronous semiconductor memory device that allows implementation of a single data rate SDRAM and a double data SDRAM with the same chip.
A further object of the present invention is to provide a synchronous semiconductor memory device that can ensure an operation margin sufficient for an external clock signal according to the system.
According to an aspect of the present invention, a synchronous semiconductor memory device receiving an address signal and a control signal in synchronization with an external clock signal includes a memory cell array, a control circuit, a first internal synchronizing signal generation circuit, a second internal synchronizing signal generation circuit, an address signal input circuit, a control signal input circuit, a memory cell select circuit, a plurality of data input/output nodes, and an interface circuit.
The memory cell array includes a plurality of memory cells arranged in a matrix. The control circuit controls the operation of the synchronous semiconductor memory device. The first internal synchronizing signal generation circuit outputs a first internal clock signal synchronized with the external clock signal and having a frequency higher than that of the external clock signal. The second internal synchronizing signal generation circuit outputs a second internal clock signal synchronized with the external clock signal.
The address signal input circuit inputs an address signal in synchronization with the second internal dock signal. The control signal input circuit inputs a control signal in synchronization with the second internal clock signal. The memory cell select circuit selects a memory cell according to the address signal.
The plurality of data input/output nodes receive write data to a memory cell or read out data from a memory cell. The interface circuit is provided between a memory cell selected by the select circuit and a data input/output node to transfer write data.
The interface circuit effects input of write data from each of a plurality of data input/output nodes in synchronization with the second in

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Operable synchronous semiconductor memory device switching... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Operable synchronous semiconductor memory device switching..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Operable synchronous semiconductor memory device switching... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3204143

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.