Static information storage and retrieval – Floating gate – Particular connection
Reexamination Certificate
2002-06-28
2004-11-02
Kang, Donghee (Department: 2811)
Static information storage and retrieval
Floating gate
Particular connection
C365S185050, C365S185060, C365S185070, C365S185080, C365S185130, C365S185210
Reexamination Certificate
active
06813186
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a nonvolatile semiconductor memory device, and more particularly to a nonvolatile semiconductor memory device which includes an internal voltage generation circuit having a function of generating a high voltage required for data write/erase operations and can reduce an area occupied by the internal voltage generation circuit or suppress an increase in such an area by reducing load applied to an output terminal of the internal voltage generation circuit from which a high voltage is provided.
2. Description of the Related Art
Recently, a nonvolatile semiconductor memory device represented by a flash memory is coming into wide use. The nonvolatile semiconductor memory device has a feature that electric power is not required for holding stored information, and therefore is mainly used in a mobile apparatus, such as a mobile phone or a mobile information processing apparatus, which is severely required to be compact in size and consume low power.
In general, a flash memory often has functions of electrically writing and erasing data and includes an internal voltage generation circuit (hereinafter, referred to as “charge pump circuit) having a function of generating a high voltage required for data write/erase operations.
Such a conventional flash memory is described below with reference to FIG.
2
. As shown in
FIG. 2
, the conventional flash memory includes a plurality of memory blocks B
1
and B
2
(the memory block B
2
has a same structure as that of the memory block B
1
and is therefore not shown in detail) each including: a memory array M
1
including a plurality of memory cells; a plurality of word lines WL and bit lines BL provided so as to cross each other for selecting a memory cell (in this case, the word lines WL and bit lines BL are perpendicular to each other); a row decoder XD for selecting a word line WL according to an externally-input row address signal; and a column decoder YD for selecting a bit line BL according to an externally-input column address signal. Each of the memory blocks B
1
and B
2
is connected to charge pump circuits PV
1
and PV
2
so as to provide the voltage required for performing data write/erase operations on the memory arrays M
1
. A voltage generated by the charge pump circuit PV
1
is applied to the row decoder XD in each of the plurality of memory blocks B
1
and B
2
. A voltage generated by the charge pump circuit PV
2
is applied to the column decoder YD in each of the plurality of memory blocks B
1
and B
2
. Although a case where the plurality of memory blocks are two memory blocks B
1
and B
2
is described below, the plurality of memory blocks are not limited to two memory blocks and three or more memory blocks can be used as the plurality of memory blocks.
Next, a voltage to be applied for data write/erase operations is described with reference to a structure of a flash memory shown in FIG.
3
. In
FIG. 3
, reference numerals
1
and
2
denote diffusion regions which respectively form a drain region (D) and a source region (S) of a memory cell. Reference numeral
4
denotes a floating gate (FG) for holding electric charge which is in a state of being fully insulated from electricity by oxide films
3
and
5
. Reference numeral
6
denotes a control gate (CG) formed on the oxide film
5
. Injection of electric charge into the floating gate
4
(data write) and drawing of electric charge from the floating gate
4
(data erase) are performed by applying a voltage to the control gate
6
.
In general, injection and drawing of electric charge (electrons) are performed by means of a tunnel current or activated hot electrons passing through the oxide film
3
, and therefore the oxide film
3
is also called a tunnel film. Electric charge injected into the floating gate
4
through the oxide film
3
is semipermanently held in the floating gate
4
if a specific electric field is not applied. Therefore, the flash memory functions as a nonvolatile semiconductor memory device.
Examples of specific values of applied voltage are described below. In the case of a data write operation by means of the injection of hot electrons, for example, a high voltage of 12V is applied to the control gate
6
, a high voltage of 6V is applied to the drain region
1
, and zero voltage is applied to the source region
2
. This allows a channel to be formed between the source and drain regions
2
and
1
, so that a large current flows through the channel (electron migration from the source region
2
to the drain region
1
). After the migration from the source region
2
to the drain region
1
, each electron has a large energy due to the high voltage applied to the drain region
1
. When an electron has higher energy than that of an energy barrier of an insulation film (oxide film
3
), the electron can migrate to the floating gate
4
. According to this mechanism, the injection of the electrons into the floating gate
4
brings a memory cell into a data write state.
On the other hand, in the case of a negative voltage erase method which is one of the methods for drawing electrons stored in a floating gate into a source of a memory cell, for example, a voltage of −10V is applied to the control gate
6
, zero voltage is applied to the source region
2
, and the drain region
1
is brought into a floating (high impedance) state. This allows electrons to migrate from the floating gate
4
to the source region
2
due to a tunnel effect, thereby erasing data in the memory cell.
As described above, in order to perform data write/erase operations on a flash memory cell, either of positive or negative voltages, which is higher than a normal power supply voltage, is required. Such a high voltage or a negative voltage is applied to a drain of the flash memory cell via a bit line connected thereto and a control gate of the flash memory cell via a word line connected thereto.
When performing a data write operation, the charge pump circuit PV
1
generates, for example, a voltage of 12V which is applied to a predetermined word line via a row decoder XD in a selected memory block and the charge pump PV
2
generates, for example, a voltage of 6V which is applied to a predetermined bit line via a column decoder YD in the selected memory block. As a result of this, data is written in a memory cell in which the predetermined word and bit lines cross each other. In an unselected memory block, no voltage is applied to any one of word and bit lines by the charge pump circuits PV
1
and PV
2
.
However, in the conventional structure described above, the charge pump circuits PV
1
and PV
2
are respectively connected to the row decoders XD and the column decoders YD of all the memory blocks, and therefore a large load is applied to each of the charge pump circuits PV
1
and PV
2
.
Accordingly, when a current application ability of a charge pump circuit is weak, a voltage applied by that charge pump circuit to a memory array is reduced, so that a data write property of the charge pump circuit with respect to the memory array is deteriorated, thereby causing problems, e.g., a period of time required for a data write operation is lengthened. Further, similar problems are caused with respect to a data erase operation on the memory array.
Therefore, in the conventional nonvolatile semiconductor memory device, as memory capacity is increased, a size of a charge pump circuit is also required to be increased, thereby further increasing an area of a semiconductor chip.
SUMMARY OF THE INVENTION
According to one aspect of the present invention, there is provided a nonvolatile semiconductor memory device including: a plurality of memory blocks each including a memory array including a plurality of memory cells, a plurality of word lines and bit lines provided so as to cross each other for selecting the memory cell, a row decoder for selecting the word line according to an externally-input row address signal, a column decoder for selecting the bit line according to an externally-input column addr
LandOfFree
Nonvolatile semiconductor memory device does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Nonvolatile semiconductor memory device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Nonvolatile semiconductor memory device will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3300958