Static information storage and retrieval – Floating gate – Particular connection
Patent
1997-10-09
1999-06-15
Nelms, David
Static information storage and retrieval
Floating gate
Particular connection
36518513, 36518518, G11C 1604
Patent
active
059128429
ABSTRACT:
A nonvolatile memory array is disclosed which includes a plurality of PMOS two-transistor (2T) memory cells. Each 2T cell includes a PMOS floating gate transistor and a PMOS select transistor and is connected between a bit line and a common source line. The select gate and the control gate of each 2T cell in a common row are connected to a word line and to a control gate line, respectively. The 2T cells of the array are programmed using a combination of FN tunneling and BTBT induced hot electron injection, and are erased using FN tunneling. In some embodiments, the array is divided into sectors, where each sector is defined by an n- well region and includes a predetermined number of rows of the 2T cells. Here, the source of each 2T cell in a sector is coupled to a common source line of the sector. In other embodiments, the bit lines of the array are segmented along sector boundaries.
REFERENCES:
patent: 5554867 (1996-09-01), Ajika et al.
patent: 5615149 (1997-03-01), Kobayashi et al.
Ohnakado, T., et al., "Novel Self-limiting Program Scheme Utilizing N-channel Select Transistors in P-channel DINOR Flash Memory", IEEE pp. 181-184 (1996).
Sakamoto, O., et al., "A High Programming Throughput 0.35.mu. m P-channel DINOR Flash Memory", IEEE pp. 222-223 (1996).
Ohnakado, T., et al., "Novel Electron Injection Method Using Band-to-Band Tunneling Induced Hot Electron (BBHE) for Flash Memory with a P-channel Cell", IEEE pp. 279-282 (1995).
Chang Shang-De Ted
Kowshik Vikram
Radjy Nader
Yu Andy Teng Feng
Ho Hoai V.
Nelms David
Paradice III William L.
Programmable Microelectronics Corp.
LandOfFree
Nonvolatile PMOS two transistor memory cell and array does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Nonvolatile PMOS two transistor memory cell and array, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Nonvolatile PMOS two transistor memory cell and array will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-407036