Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Grooved and refilled with deposited dielectric material
Reexamination Certificate
2008-07-15
2008-07-15
Lebentritt, Michael S. (Department: 2812)
Semiconductor device manufacturing: process
Formation of electrically isolated lateral semiconductive...
Grooved and refilled with deposited dielectric material
C438S196000, C438S289000, C438S435000, C438S524000, C257SE21546
Reexamination Certificate
active
07399679
ABSTRACT:
A method to reduce the inverse narrow width effect in NMOS transistors is described. An oxide liner is deposited in a shallow trench that is formed to isolate active areas in a substrate. A photoresist plug is formed in the shallow trench and is recessed below the top of the substrate to expose the top portion of the oxide liner. An angled indium implant through the oxide liner into the substrate is then performed. The plug is removed and an insulator is deposited to fill the trenches. After planarization and wet etch steps, formation of a gate dielectric layer and a patterned gate layer, the NMOS transistor exhibits an improved Vt roll-off of 40 to 45 mVolts for both long and short channels. The improvement is achieved with no degradation in junction or isolation performance. The indium implant dose and angle may be varied to provide flexibility to the process.
REFERENCES:
patent: 5296392 (1994-03-01), Grula et al.
patent: 5726095 (1998-03-01), Noble
patent: 5960276 (1999-09-01), Liaw et al.
patent: 6162679 (2000-12-01), Lin
patent: 6228726 (2001-05-01), Liaw
patent: 6245639 (2001-06-01), Tsai et al.
patent: 6277697 (2001-08-01), Lee
patent: 6331458 (2001-12-01), Anjum et al.
patent: 6342429 (2002-01-01), Puchner et al.
patent: 6459141 (2002-10-01), Yu et al.
patent: 6504219 (2003-01-01), Puchner et al.
patent: 6649461 (2003-11-01), Lai et al.
patent: 7029997 (2006-04-01), Wu
patent: 7268048 (2007-09-01), Goh et al.
patent: 2002/0048913 (2002-04-01), Finney
patent: 2003/0096466 (2003-05-01), Eklund et al.
“Silicon Processing for the VLSI Era, vol. 1: Process Technology” Wolf, Ph.D., et al.; 1986, pp. 251-261.
Chen Cheng-Ku
Lin Da-Wen
Peng Shi-Shung
Sheu Yi-Ming
Wu Chung-Cheng
Lebentritt Michael S.
Nikmanesh Seahvosh J
Taiwan Semiconductor Manufacturing Co. Ltd.
Thomas Kayden Horstemeyer & Risley
LandOfFree
Narrow width effect improvement with photoresist plug... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Narrow width effect improvement with photoresist plug..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Narrow width effect improvement with photoresist plug... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2766138