Multiprocessor programmable interrupt controller system adapted

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

395325, 3642412, 3642302, 3642808, 364240, 3642402, 364DIG1, G06F 1326, G06F 1318

Patent

active

054107105

ABSTRACT:
A multiprocessor programmable interrupt controller system, for use in a multiprocessor system in which one processor unit is a functional redundant checking (FRC) unit, has a synchronous interrupt bus, distinct from the system (memory) bus, with an interrupt bus clock that has a frequency that is a subharmonic of the FRC unit master CPU clock, for handling interrupt request (IRQ) related messages and maintaining synchronism between the master and checker CPUs of the FRC unit. Additional embodiments provide for the use of D-type flip-flop synchronizers to accommodate FRC units whose internal (core) clock or external bus clock are not harmonically related to the interrupt clock frequency. Each processor unit has an interrupt acceptance unit (IAU) coupled to the interrupt bus for the acceptance of IRQs and for broadcasting of IRQs generated by its associated on-chip processor. I/O device interrupt lines are connected to one or more interrupt delivery units (IDUs) that are each coupled to the interrupt bus for broadcasting of I/O-generated IRQs. The interrupt bus is a synchronous three-wire bus having one clock wire and two data wires for 2-bit parallel-serial data transmission. Arbitration for control of the interrupt bus by the IAUs and IDUs uses one of the data wires. Lowest priority IRQ delivery mode uses a similar one-wire arbitration procedure for determining which IAU has the lowest current priority task running in its associated on-chip processor. A modification to the lowest priority mode arbitration procedure also provides for uniform distribution of IRQs to eligible processors. The actual servicing of the IRQs is done by means of the system bus.

REFERENCES:
patent: 4860196 (1989-08-01), Wengert
patent: 4903270 (1990-02-01), Johnson et al.
patent: 4914580 (1990-04-01), Jensen et al.
patent: 4930070 (1990-05-01), Yonekuza et al.
patent: 5125093 (1992-06-01), McFarland
patent: 5179707 (1993-01-01), Piepho
patent: 5210828 (1993-05-01), Bolan et al.
patent: 5265215 (1993-11-01), Fukuda et al.
patent: 5276690 (1994-01-01), Lee et al.
patent: 5282272 (1994-01-01), Guy et al.
patent: 5283904 (1994-02-01), Carson et al.
Val Popescu et al., "The Metaflow Architecture," IEEE Micro, pp. 10-13 and 63-73 (Jun. 1991).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Multiprocessor programmable interrupt controller system adapted does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Multiprocessor programmable interrupt controller system adapted , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multiprocessor programmable interrupt controller system adapted will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1574679

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.