Electrical computers and digital processing systems: processing – Processing architecture – Distributed processing system
Patent
1996-11-27
2000-07-04
Pan, Daniel H.
Electrical computers and digital processing systems: processing
Processing architecture
Distributed processing system
712 1, 712 28, 712 29, 712 30, 712 33, 712 34, 712200, 712209, 39550001, 39550002, 3955004, 39550047, 39550049, G06F 1516
Patent
active
060853077
ABSTRACT:
A multiple processor circuit arrangement utilizes a master processor which controls the operational state of a slave processor by programming internal control registers on the slave processor. In addition, a stack-based processor utilizes a stack cache for accelerating stack access operations and thereby accelerating the overall performance of the processor. When the stack-based processor is utilized as a slave processor in the aforementioned master/slave multi-processor computer system the slave processor is optimized to process platform-independent program code such as Java bytecodes, thereby permitting fast and efficient execution of both program code native to the master processor as well as platform-independent program code that is in effect native to the slave processor.
REFERENCES:
patent: 4876643 (1989-10-01), McNeill et al.
patent: 4888680 (1989-12-01), Sander et al.
patent: 5036453 (1991-07-01), Renner et al.
patent: 5073854 (1991-12-01), Martin et al.
patent: 5109329 (1992-04-01), Strelioff
patent: 5218711 (1993-06-01), Yoshida
patent: 5495588 (1996-02-01), Gilbart et al.
patent: 5590284 (1996-12-01), Crosetto
patent: 5778178 (1998-07-01), Arunachalam
The ARM6 Family Bus Interface, Advanced RISC Machines Ltd. (1996).
The ARM Microprocessor Architecture, Advanced RISC Machines Ltd. (1996).
Wayner, "Sun Gambles On Java Chips", Byte, Nov. 1996.
Java Virtual Machine Architecture, Sun Microsystems (1996).
Evoy David Ross
Levy Paul S.
Nguyen Dzung C
Pan Daniel H.
VLSI Technology Inc.
LandOfFree
Multiple native instruction set master/slave processor arrangeme does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Multiple native instruction set master/slave processor arrangeme, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multiple native instruction set master/slave processor arrangeme will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1496355