Static information storage and retrieval – Read only systems
Reexamination Certificate
2002-06-14
2003-10-21
Nelms, David (Department: 2818)
Static information storage and retrieval
Read only systems
C365S103000, C365S104000
Reexamination Certificate
active
06636434
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to the field of memories and more specifically of ROMs.
2. Discussion of the Related Art
Conventionally, in a ROM, storage elements or memory points are arranged at the intersection of rows and columns, each memory point being likely to memorize a binary state, that is, a 0 or a 1. Thus, each memory point is a single-bit point.
To reduce the size of memories, it has been provided that each memory point, instead of being able to be in one or the other of two states, is likely to provide a richer information, characteristic for example of one or the other of three or four states. Preferably, for memory management reasons, it would be preferred for each memory point to be able to memorize an integral number of bits, that is, a number of data equal to an integral power of 2. Each memory point would for example correspond to a transistor, the conduction level of which would be greater or smaller when controlled to be in the on state. For this purpose, it may be envisaged to provide, at the level of each memory point, transistors of larger or smaller size, or again to provide transistors with a floating gate, the gate of which is more or less precharged. However, none of these solutions has been crowned with industrial success in standard CMOS technology, most likely because all these solutions imply relatively complex technological operations and require comparing a voltage or current level with several distinct thresholds. This operation is always relatively complex and risks suffering from a lack of reliability if the component characteristics drift.
SUMMARY OF THE INVENTION
Thus, an object of the present invention is to enable storage in a simple memory point of several data, that is, an information of several bits, or multibit information.
Another object of the present invention is to provide an array of such memory points in which the memory points are all identical.
Another object of the present invention is to provide such a memory point array in which the read operations are binary and reliable.
Another object of the present invention is to provide such a memory point array which is particularly easy to form and which takes up little room on an integrated circuit.
To achieve these objects, the present invention provides a ROM including a set of memory points arranged in rows and columns, in which each memory point, formed of a single controllable switch, memorizes an N-bit information, with N>=2. Each column includes 2N conductive lines; each of the two main terminals of each memory point is connected to one of said conductive lines, each information value being associated with a specific assembly of 2
N
connections from among the set of 2
2N
possible connections; and each of N read means is provided to apply a precharge voltage to a chosen group of 2
N
first lines, connect the 2
N
other lines to a reference voltage, select a memory point, read the voltages from the first lines, combine the obtained results to provide an indication of the value of one of the bits of the information contained in the selected memory point.
According to an embodiment of the present invention, each switch is a MOS transistor, two adjacent transistors of a same column having a common source/drain region.
According to an embodiment of the present invention, the gates of the MOS transistors of a same row are interconnected.
The foregoing objects, features and advantages of the present invention, will be discussed in detail in the following non-limiting description of specific embodiments in connection with the accompanying drawings.
REFERENCES:
patent: 4630240 (1986-12-01), Poteet et al.
patent: 4809227 (1989-02-01), Suzuki et al.
patent: 5177743 (1993-01-01), Shinoda et al.
patent: 5528534 (1996-06-01), Shoji
patent: 5831892 (1998-11-01), Thewes et al.
patent: 5870326 (1999-02-01), Schuelein
patent: 6002607 (1999-12-01), Dvir
patent: 6292408 (2001-09-01), Kawashima et al.
patent: 1059669 (2000-12-01), None
Auduong Gene N.
Dolphin Integration
Duane Morris LLP
Nelms David
LandOfFree
Multibit memory point memory does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Multibit memory point memory, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multibit memory point memory will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3114235