Active solid-state devices (e.g. – transistors – solid-state diode – Housing or package – For plural devices
Reexamination Certificate
2000-05-30
2004-01-27
Lee, Eddie (Department: 2815)
Active solid-state devices (e.g., transistors, solid-state diode
Housing or package
For plural devices
C257S723000, C257S724000, C438S108000, C438S109000, C361S749000
Reexamination Certificate
active
06683377
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to semiconductor chip packaging, and, in particular, to stacked multiple chip packages.
2. Discussion of the Related Art
Semiconductor die or chip packages are used to protect the semiconductor device (e.g., an integrated circuit chip) and allow the chip to be electrically connected to external circuitry. The chip typically has a surface containing active circuit elements that can be accessed via conductors on the chip, such as bonding pads. The chip can be packaged using numerous packaging techniques, as is known in the art. A typical method includes the following sequence of steps:
1. Attach the chip to a package, such as by depositing die attach epoxy on the chip pad of a lead frame contained within a lead frame tape, compressing the chip into the epoxy and lead frame, and curing the epoxy;
2. Attach bond wires between the bonding pads on the chip and lead fingers on the lead frame;
3. Place the lead frame tape within a mold, and inject a plastic packaging compound into the mold to encapsulate the chip and a portion of the lead frame;
4. Separate the leads from the lead frame tape; and
5. Trim and form the leads.
The package can then be placed into a printed circuit board to access the circuitry on the IC chip.
Due to size limitations of the printed circuit board (PCB), only a finite number of packaged chips can be placed on the PCB. As the complexity of applications increases, a greater number of chips are needed on the PCB to implement the necessary functions, which would require larger size PCBs. However, it is also desirable to decrease the size of PCBs and devices containing PCBs. One method of achieving both these objectives is to increase the number of chips in a package, such as by stacking the chips, without increasing the planar area of the package. For example, an adhesive insulative film layer secures the upper surface of a first chip to the lower surface of a lead frame, where the upper surface of the first chip contains bond pads. An adhesive insulative film layer also secures the lower surface of a second chip to the upper surface of the lead frame, where the second chip is smaller than the first chip. The bond pads for both chips are interconnected via bond wires and connected to leads on the lead frame. One disadvantage to this method is that the same size chip cannot be used.
Accordingly, it is desirable to package multiple same size chips, while minimizing the size of the package.
SUMMARY OF THE INVENTION
In accordance with the present invention, a chip or die package and method of forming the package are disclosed that allows multiple same-sized dice or chips to be stacked in a single package. In one embodiment, two or more chips with center bond pads are secured to a substrate sheet or strip. Bond wires emanating from the center bond pads extend down through the substrate and are connected to a metallization layer. Solder balls or other conductive means are in contact with a portion of the metallization layer underneath one chip. All other chip or chips are “folded” on top of the one chip, resulting in a package of chips, with each chip stacked upon another. Each chip is separated from another by at least an insulative spacer.
In another embodiment, two chips are formed on opposite sides of a flexible substrate at different portions of the substrate. Bond wires from both chips extend through the substrate to connect each chip with an opposite metallization layer. Solder balls or other conductive means are formed on the metallization layer opposite one chip. The substrate is then bent away from the solder balls until the chips are coupled via an adhesive spacer and a portion of the substrate. The two chips, which can be the same size, approximately overlie each other in the resulting package.
REFERENCES:
patent: 5243497 (1993-09-01), Chiu
patent: 5646446 (1997-07-01), Nicewarner, Jr. et al.
patent: 5674785 (1997-10-01), Akram et al.
patent: 5811879 (1998-09-01), Akram
patent: 5818698 (1998-10-01), Corisis
patent: 5854740 (1998-12-01), Cha
patent: 5998860 (1999-12-01), Chan et al.
patent: 6061245 (2000-05-01), Ingraham et al.
patent: 6121676 (2000-09-01), Solberg
patent: 6208521 (2001-03-01), Nakatsuka
patent: 6225688 (2001-05-01), Kim et al.
patent: 6271586 (2001-08-01), Shen
patent: 10242379 (1998-09-01), None
patent: 2000088921 (2000-03-01), None
Joseph C. Fjelstad,Chip Scale Review(Jan.-Feb. 2001), Tutorial: An Overview of Flexible Printed Circuit Technology, [ChipScaleReview.com], pp. 1-9.
DiCaprio Vincent
Shim Il Kwon
Amkor Technology Inc.
Bever Hoffman & Harms LLP
Chu Chris C.
Lee Eddie
Parsons, Esq. James E.
LandOfFree
Multi-stacked memory package does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Multi-stacked memory package, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multi-stacked memory package will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3211738