Boots – shoes – and leggings
Patent
1991-05-20
1994-08-09
Lall, Parshotam S.
Boots, shoes, and leggings
395800, 3642283, 3642289, 3642290, 364DIG1, G06F 1516
Patent
active
053374118
ABSTRACT:
A bus structure for a real-time multiprocessor computing system connects, for example, 16 processors, each having only two bus interfaces, without degrading processor performance or requiring partitioning by application programmers. The processors are divided into groups with each combination of two groups connected together and to memory and peripheral units via a different bus. In a computing system having first, second, third and fourth processor groups and first and second memory groups and peripheral groups, a first bus connects the first and second processor groups together and to first groups of memory and peripheral units, a second bus connects the first and fourth processors together and to second memory and peripheral groups, a third bus connects the second and third processors to the second memory and peripheral groups and a fourth bus connects the third and fourth processor groups to the first memory and peripheral groups.
REFERENCES:
patent: 3952304 (1976-04-01), Broniwitz et al.
patent: 4228496 (1980-10-01), Katzman et al.
patent: 4315321 (1982-02-01), Parks, III et al.
patent: 4322794 (1982-03-01), Kurakake
patent: 4466062 (1984-08-01), Krikor
patent: 4468750 (1984-08-01), Chamoff et al.
patent: 4503535 (1985-03-01), Budde et al.
patent: 4527237 (1985-06-01), Frieder et al.
patent: 4663706 (1987-05-01), Allen et al.
patent: 4672535 (1987-06-01), Katzman et al.
patent: 4750177 (1988-06-01), Hendric et al.
patent: 4777591 (1988-10-01), Chang et al.
patent: 4785453 (1988-11-01), Chandran et al.
patent: 4811210 (1989-03-01), McAulay
patent: 4926418 (1990-05-01), Cidon et a l.
patent: 4945479 (1990-06-01), Rusterholz et al.
patent: 5005174 (1991-04-01), Bruckert et al.
Signetics, High-Speed CMOS Data Manual, 1986, pp. 7-315 to 7-319.
Principles of CMOS VLSI Design: A System Perspective, N. H. E. Weste and K. Eshraghian, 1985, pp. 224-229.
Texas Instruments, TTL Data Book: vol. 2, 1985 pp. 3-826 to 3-828.
Lall Parshotam S.
Treat William M.
Westinghouse Electric Corporation
LandOfFree
Multi-processor computer system bus architecture does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Multi-processor computer system bus architecture, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multi-processor computer system bus architecture will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-222832