Multi-phase clock transmission circuit and method

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Synchronizing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S161000

Reexamination Certificate

active

06794912

ABSTRACT:

BACKGROUND OF THE INVENTION
The present invention relates to a technology of clock transmission in semiconductor integrated circuits.
In semiconductor integrated circuits, there are used in some cases a plurality of clocks that have the same frequency and retain a predetermined phase difference between the clocks. These clocks are collectively called a multi-phase clock. Conventionally, a multi-phase clock is generated and output by a clock generation circuit constructed of a phase locked loop (PLL) and the like. Clocks with different phases constituting a multi-phase clock are delivered to circuit blocks that require the multi-phase clock via transmission lines prepared exclusively for the respective clocks. One of such examples is disclosed in Japanese Laid-Open Patent Publication No.2-255908.
In the conventional multi-phase clock transmission method described above, in which multiple phase clocks are individually transmitted, m (m is an integer) lines are necessary for transmission of an m-phase clock. Therefore, as m is greater, a larger area is required for the transmission lines.
In general, as the distance of clock transmission is longer, the path length difference between the multiple phase clocks is greater, and also the influence of crosstalk with another signal line and the like is greater. As a result, the skew between the multiple phase clocks increases.
If the frequency of the multiple phase clocks is high, the proportion of the skew between the transmitted multiple phase clocks with respect to the clock period increases. In this event, the phase relationship between the multiple phase clocks may no more be secured in respective circuit blocks receiving the multi-phase clock, and this may cause malfunction of circuits.
SUMMARY OF THE INVENTION
An object of the present invention is providing a multi-clock transmission circuit and method in which the area for transmission lines required can be reduced and also the skew between multiple phase clocks can be reduced.
Specifically, the multi-phase clock transmission circuit of the present invention includes: a clock generator for generating a clock synchronizing with a reference clock and a control signal responsive to a phase difference between the reference clock and the clock and outputting the clock and the control signal; and a delay circuit for generating a multi-phase clock based on the clock and the control signal and outputting the multi-phase clock, wherein the clock generator comprises a clock generation circuit including a delay element for giving a delay according to the control signal to an input signal and outputting the resultant signal, the clock generation circuit generating a signal having a frequency equal to an integral multiple of a frequency of the reference clock and outputting the signal as the clock, and the delay circuit comprises a circuit receiving the clock and including a plurality of delay elements in cascade connection each giving a delay according to the control signal to an input signal and outputting the resultant signal, signals output from the plurality of delay elements being used as signals constituting the multi-phase clock.
According to the invention described above, only one clock is transmitted from the clock generator to the delay circuit, and the delay circuit generates a multi-phase clock. With this configuration, the number of transmission lines between the clock generator and the delay circuit can be reduced compared with the case that the clock generator generates a multi-phase clock and transmits the clock to the delay circuit. In addition, the phase difference between clocks constituting the multi-phase clock generated by the delay circuit can be kept constant irrespective of the length of the line for transmission of the clock. As a result, a circuit block having this delay circuit can use a multi-phase clock with reduced inter-block skew.
In the multi-phase clock transmission circuit described above, preferably, the clock generator further includes: a phase comparison circuit for comparing phases between the reference clock and the clock output from the clock generation circuit and outputting the comparison result; and a low-pass filter for outputting a low-frequency component of the comparison result as the control signal, wherein the clock generation circuit generates a signal having a frequency according to the control signal by oscillation and outputs the resultant signal, and the clock generation circuit, the phase comparison circuit and the low-pass filter constitute a phase locked loop (PLL).
With the above configuration, a multi-phase clock can be generated based on a clock synchronizing with the reference clock and having a stable frequency.
In the multi-phase clock transmission circuit described above, preferably, the clock generator further includes: a phase comparison circuit for comparing phases between the reference clock and the clock output from the clock generation circuit and outputting the comparison result; and a low-pass filter for outputting a low-frequency component of the comparison result as the control signal, wherein the clock generation circuit delays the reference clock in accordance with the control signal and outputs the resultant clock, and the clock generation circuit, the phase comparison circuit and the low-pass filter constitute a delay locked loop (DLL).
With the above configuration, a multi-phase clock can be generated based on a clock synchronizing with the reference clock and having the same frequency as the reference clock.
In the multi-phase clock transmission circuit described above, the delay element of the clock generation circuit and the plurality of delay elements of the delay circuit preferably have substantially the same configuration.
With the above configuration, the delay circuit can easily generate a signal substantially identical to the signal generated in the clock generator. In addition, with use of substantially the same delay elements, the design of the multi-phase clock generation circuit is simplified.
In the multi-phase clock transmission circuit described above, preferably, the clock is a differential signal, and the delay elements of the clock generation circuit and the delay circuit are differential buffers.
With the above configuration, the multi-phase clock can be obtained as a differential signal.
In the multi-phase clock transmission circuit described above, each of the plurality of delay elements of the delay circuit preferably controls the delay to be given to the input signal in accordance with a delay correction signal in addition to the control signal.
With the above configuration, the delay generated in each delay element of the delay circuit can be corrected with the delay correction signal. Therefore, by adjusting the delay to be equal to a delay generated in the delay element of the clock generation circuit, the phase difference between clocks constituting a multi-phase clock can be kept at a predetermined value. The power supply potential and the ground potential applied to the delay element of the clock generator may sometimes be different from those applied to the delay elements of the delay circuit in a circuit block depending on the positions of the components in an integrated circuit, for example. According to the present invention, even in such an event, the same delay can be generated in the delay elements of both the clock generator and the delay circuit.
Preferably, the delay circuit described above further includes a delay correction circuit receiving two signals among the signals output from the plurality of delay elements in cascade connection and the clock, for generating the delay correction signal in accordance with a difference between a phase difference between the received two signals and a predetermined value and outputting the delay correction signal.
With the above configuration, a delay generated in each delay element of the delay circuit can be automatically corrected in accordance with the phase difference between the two signals.
Preferably, the delay correction c

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Multi-phase clock transmission circuit and method does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Multi-phase clock transmission circuit and method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multi-phase clock transmission circuit and method will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3211032

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.