Electricity: conductors and insulators – Conduits – cables or conductors – Preformed panel circuit arrangement
Reexamination Certificate
1999-10-14
2002-05-21
Cuneo, Kamand (Department: 2841)
Electricity: conductors and insulators
Conduits, cables or conductors
Preformed panel circuit arrangement
C174S036000, C174S255000, C174S262000, C174S265000, C361S792000, C361S793000, C361S794000, C361S795000
Reexamination Certificate
active
06392164
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a multi-level circuit substrate having interlayer connection through a conductor filled between layers thereof, a method for manufacturing same and a method for adjusting a characteristic impedance therefor.
2. Description of the Related Art
Recently there has been an increasing demand for implementing high density mounting of semiconductor devices with increase in the need to enhance operation speed and improve performances for the computers. In the high end field of super-computers, etc., the ceramic substrate utilized in semiconductor device mounting is structured by two interconnect layers sandwiched between ground layers (or power source layers). This have realized reduction of cross talk and control of characteristic impedance together with high density mounting. For data transfer utilizing a high clock frequency, however, the adoption of such a structure cannot provide for sufficient effects to reduce cross talk and control characteristic impedance.
Under such a situation, in conventional there has been a technology disclosed in a publication of Japanese Patent Laid-open No. 206678/1993. In this technology, five or more shield connection members are provided for a multi-level substrate having a shield connection member around a signal connection member thereof. Due to this, the reduction of cross talk and stabilization of characteristic impedance are achieved at around interlayer connecting portions. However, such a structure requires many connection members for the interconnect substrate. Thus, there is insufficiency in compatibility with today's high density mounting and increase in number of pins.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide, with high density and at low cost, signal-line connection members that are reduced in signal reflection due to a difference in characteristic impedance between the signal interconnect layer and the signal-line connection member, thereby realizing both characteristic impedance stability and high density mounting.
Another object of the invention is to reduce the size of a substrate structure required for characteristic impedance matching.
In order to achieve the objects, the present invention comprises: at least two interconnect layers oppositely placed to each other; an insulator provided between the interconnect layers; connection members provided penetrating through the insulator along an opposed direction of the interconnect layers and connecting between the interconnect layers; an intermediate connection layer sandwiched by the connection members at a center position of the connection members provided along the opposed direction of the interconnect layers and electrically connecting between one end and the other end of the connection members; a shield layer provided nearly on a same plane as the intermediate connection layer and placed spaced from around the intermediate connection layer; and wherein a condition of (R·r)/(2·h)≦L≦(5·R·r)/h is satisfied, provided that a connection distance between the interconnect layers through the connection members and the intermediate connection layer is h, the connection members where considered generally as a circular cylinder has a diameter R, the intermediate connection layer where considered generally as circular has a diameter r, and a spaced distance between the intermediate connection layer and the shield layer is L.
The present invention, satisfied by this condition, can provide matching in characteristic impedance between the interconnect layers and the connection members to a degree of a signal reflectivity of less than 0.05.
REFERENCES:
patent: 5039965 (1991-08-01), Higgins, Jr.
patent: 5408053 (1995-04-01), Young
patent: 5450290 (1995-09-01), Boyko et al.
patent: 5459368 (1995-10-01), Onishi et al.
patent: 5473120 (1995-12-01), Ito et al.
patent: 5734560 (1998-03-01), Kamperman et al.
patent: 5835357 (1998-11-01), Swamy et al.
patent: 5-206678 (1993-08-01), None
Iwaki Hideki
Ogura Tetsuyoshi
Taguchi Yutaka
Cuneo Kamand
Jacobson & Holman PLLC
Matsushita Electric - Industrial Co., Ltd.
Vu Quynh-Nhu H.
LandOfFree
Multi-level circuit substrate, method for manufacturing same... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Multi-level circuit substrate, method for manufacturing same..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multi-level circuit substrate, method for manufacturing same... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2898058