MRAM arrays with reduced bit line resistance and method to...

Semiconductor device manufacturing: process – Having magnetic or ferroelectric component

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257SE21001

Reexamination Certificate

active

07071009

ABSTRACT:
Improved MRAM arrays and a method of forming the same are disclosed in which a bit line has thinner portions formed over MTJs and thicker portions therebetween. Bottom electrodes are formed in a first insulation layer on a substrate and then MTJs and a coplanar second insulation layer are formed thereon. After a second conductive layer comprised of lower metal lines is formed above the MTJs, a trench is formed in a stack of insulation layers above portions of the lower metal lines. A barrier layer and upper metal layer are sequentially deposited and then planarized to form a filled trench that effectively increases a bit line thickness. The lower metal layer is a thin bit line in regions over MTJs. The method may also comprise forming word lines on an insulation layer that are aligned over the MTJs and perpendicular to the bit lines.

REFERENCES:
patent: 6365419 (2002-04-01), Durlam et al.
patent: 6473328 (2002-10-01), Mercaldi
patent: 6545900 (2003-04-01), Böhm et al.
patent: 6682943 (2004-01-01), Durcan et al.
patent: 6778430 (2004-08-01), Hidaka
patent: 6815785 (2004-11-01), Ooishi
patent: 6873542 (2005-03-01), Gider et al.
patent: 6940749 (2005-09-01), Tsang
patent: 2004/0120185 (2004-06-01), Kang et al.
patent: 2004/0195602 (2004-10-01), Yoda et al.
patent: 2005/0102720 (2005-05-01), Lee
patent: 2005/0152180 (2005-07-01), Katti
patent: 2005/0214953 (2005-09-01), Lee et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

MRAM arrays with reduced bit line resistance and method to... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with MRAM arrays with reduced bit line resistance and method to..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and MRAM arrays with reduced bit line resistance and method to... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3538453

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.