Monitor circuit for extracting administration information in...

Multiplex communications – Diagnostic testing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

06781958

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a monitor circuit for monitoring administration information of a frame received during high-speed data communication.
2. Description of the Related Art
SDH (Synchronous Digital Hierarchy) is one of world standards for optical transmission network for realizing high-speed data communication. The SDH has a synchronous transfer mode called an STM (Synchronous Transfer Module) as data multiplexing unit. The bit rate of STM-1 (Synchronous Transfer Module Level One) which is the base of the STEM is 155.52 Mb/s.
The frame of the STM is constituted by a two-dimensional byte array composed of 9 rows×270 columns. A portion of 9 rows×9 columns in head is called a section overhead (hereinafter called an “SOH”). A next portion composed of 9 rows×261 columns is called a payload. The SOH is an administration portion having a frame synchronous signal and maintenance information added to the payload. Actual data, which has been multiplexed, is accommodated in the payload.
Since one frame of the STM is transferred at 125 micro-seconds, the bit rate varies according to the number of bytes for data concerning 1 row×1 column. Since data in 1 row×1 column is 1 byte data in STM-1, the bit rate is 155.52Mb/s because 9 rows×270 bytes×(1/125 microseconds) =155.52 Mb/s. The SDH has several standards including, for example, STM-4 having a bit rate which is four times the bit rate of STM-1 such that data of 1 row×1 column is four bytes, STM-16 having a bit rate which is 16 times the foregoing bit rate such that data of 1 row×1 column is 16 bytes and STM-64 having a bit rate which is 64 times the foregoing bit rate such that data of 1 row×1 column is 64 bytes.
The structure of the hardware for performing data communication by the SDH with which transfer and receipt concerning one frame are performed at high speed requires a high-speed RAM (Random Access Memory) adaptable to the high-speed operation or a plurality of low-speed RAM units. That is, when a low-speed RAM is employed, the operation speed of the low-speed RAM is a bottleneck. Therefore, a high-speed RAM has to be substituted for the low-speed RAM or a changeover structure must be employed in which a plurality of low-speed RAM units are provided. Since the bit rate of, for example, STM-64, is 64 times the bit rate of STM-1, a RAM having a capacity which is 64 times the bit rate of STM-1 is required. However, there arises a problem that the high-speed RAM is a costly unit and a satisfactorily large capacity cannot be realized. Another problem arises in that the low-speed RAM having a sufficiently large capacity and, however, incorporating a large number of signal lines encounters a fact that the circuit becomes too complicated and enlarged excessively.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a low-cost and small-size monitor circuit which is used in a receiving apparatus for receiving test data of high-speed data communication and which monitors administration information of a received frame.
A testing apparatus in which pseudo data is transferred or received is generally used to evaluate the data communication. Also data communication using the SDH is arranged similarly. That is, the frame is structured such that valid administration data is stored in only the SOH. Moreover, pseudo data is stored in the payload. Thus, data communication which is performed by the SDH can be tested.
Therefore, if the testing apparatus for testing data communication is arranged such that the receiver unit is able to validly evaluate only administration data of the SOH, a required function can be realized. In the foregoing case, a necessity for structuring the receiver unit to be the same as the actual receiver unit for receiving SDH communication data can be eliminated.
According to a first aspect of the present invention, there is provided a monitor circuit for extracting administration information of a received communication frame, the monitor circuit comprising:
a storage circuit for storing administration information; and
a change-over switch for receiving the communication frame and performing change-over to output administration information to the storage circuit only when administration information of the communication frame is received in response to a predetermined input signal.
In the first aspect of the present invention, the monitor circuit is structured such that the storage circuit stores administration information and the change-over switch receives the communication frame to output administration information to the storage circuit only when administration information of the communication frame is received in response to the predetermined input signal.
Therefore, in the first aspect of the present invention, the administration information of the received communication frame can be extracted easily. Thus, the circuit can be simplified. Moreover, the size of the storage circuit for storing administration information can be reduced. Therefore, a small-size monitor circuit can be provided. Although the storage circuit required when high-speed data communication is performed is a costly circuit, the cost of the monitor circuit can be reduced because only a minimum storage capacity is required.
According to a second aspect of the present invention, there is provided a monitor circuit according to the first aspect of the present invention, wherein
the communication frame is constituted by a plurality of administration information items and communication data,
the storage circuit incorporates:
a high-speed storage circuit which temporarily stores an administration information item among the plural administration information items which is input from the change-over switch and which is capable of performing a storing process at high speed and
a low-speed storage circuit which receives the administration information temporarily stored in the high-speed storage circuit, which stores all of the plural administration information items and which is capable off performing a storing process at low speed, and
the change-over switch is structured to perform changeover between output of the communication frame to the high-speed storage circuit and output from the high-speed storage circuit to the low-speed storage circuit such that when the change-over switch receives an administration information item of the communication frame, the change-over switch outputs the administration information item to the high-speed storage circuit and when the change-over switch receives one communication data item of the communication frame, the change-over switch outputs the administration information item stored in the high-speed storage circuit to the low-speed storage circuit so that all of the plural administration Information items of the communication frame are stored and extracted into low-speed storage circuit.
According to the second aspect of the present invention, there is provided a monitor circuit according to the first aspect of the present invention, wherein the communication frame is constituted by a plurality of administration information items and communication data. The storage circuit incorporates the high-speed storage circuit and the low-speed storage circuit. The high-speed storage circuit, at high speed, temporarily stores an administration information item among the plural administration information items which is input from the change-over switch. The low-speed storage circuit receives the administration information Item temporarily stored in the high-speed storage circuit and, at low speed, stores all of the plural administration information items. The change-over switch is structured to perform changeover between output of the communication frame to the high-speed storage circuit and output from the high-speed storage circuit to the low-speed storage circuit. Thus, switching is performed such that when an administration information item in the communication frame is received

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Monitor circuit for extracting administration information in... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Monitor circuit for extracting administration information in..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Monitor circuit for extracting administration information in... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3288930

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.