Active solid-state devices (e.g. – transistors – solid-state diode – Bipolar transistor structure – With enlarged emitter area
Reexamination Certificate
1998-11-06
2004-07-13
Thomas, Tom (Department: 2815)
Active solid-state devices (e.g., transistors, solid-state diode
Bipolar transistor structure
With enlarged emitter area
C257S579000, C257S580000, C257S582000, C257S584000
Reexamination Certificate
active
06762479
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to a transistor structure that may be arranged in an array of transistors. In particular, the present invention relates to a transistor structure that may be included in a transistor array for low noise and high power applications.
BACKGROUND OF THE INVENTION
The noise performance of bipolar devices is mainly affected by base resistance. Base resistance chiefly includes two parts. The first part of the base resistance is resistance associated with an extrinsic base region. The second type of resistance included in base resistance is resistance associated with an intrinsic, or pinched-base, region.
In modern double polysilicon self-aligned silicided base bipolar transistors, the total base resistance consists primarily of the pinched-base resistance. This is a result of the relatively low resistivity of the silicided polysilicon extrinsic base region.
The power handling capability of a bipolar device may be limited by several factors. In some applications, the ability of a device's emitter to handle a large current density may be important to creating an effective power device. In considering a device that can handle a relatively large emitter current density and still maintain peak frequency performance, one problem lies in providing a desired current to the emitter without current crowding or heating effects degrading device performance.
For a transistor with a rectangular emitter, it has been recognized that for a given emitter width, or narrowest dimension, the pinched-base resistance is minimum for a geometry that minimizes the perimeter to area ratio. The lowest perimeter to area ratio is achieved with a square emitter geometry, that is, with width equal to length. It is also known that, in order to achieve the most uniform current distribution in the emitter-base region, the smallest possible emitter dimensions are desired. In general, a small emitter also has the advantage of achieving the highest frequency performance.
Known approaches to implementing a low-noise and/or high power double polysilicon transistor is to provide long narrow emitter fingers interspersed with base contacts on either side. The low-noise advantage of providing a long narrow emitter finger is to reduce the pinched-base resistance by keeping the intrinsic base resistance essentially in a parallel configuration, along the length of the emitter. For a power device, a long narrow emitter finger provides the desired, large emitter area, and, thus, emitter current, while keeping the emitter narrow to maintain high frequency performance.
One problem with the prior art approach of using a collection of long, narrow emitter fingers is that the base resistance achieved is not minimum because the perimeter to area ratio is not minimized. Another problem is that, for a power device, current crowding and heating along the length of the emitter are problematic. Additionally, for a power device, electromigration becomes more of a concern as the emitter fingers get longer.
In a power device with many long emitter fingers, second breakdown is a major concern. Second breakdown occurs when a particular emitter finger becomes hotter than the other emitter fingers. The hotter finger begins to demand more current due to a lowered base-emitter voltage (Vbe), as a result of the increased temperature. As more current flows into the emitter finger, it becomes even hotter. Eventually the finger will go into thermal runaway and fail.
In order to control this effect, a small resistance, or emitter ballast resistor, is typically put in series with each emitter finger to provide negative feedback. This negative feedback tends to prevent thermal runaway and allows all emitter fingers to conduct an equal share of the device current. It is, however, wasteful of valuable chip space to provide a large number of emitter ballast resistors for a power device with many emitter fingers.
Therefore, a low-noise transistor needs a minimum pinched-base resistance, which is achievable with an emitter having a low perimeter to area ratio. Also desirable for either a low-noise or high-power device is to keep the emitter dimensions small in order to maximize frequency performance. For a power device, a maximum area is desired along with some means of providing an emitter ballasting function for each emitter. Power devices are also constrained by electromigration of interconnect concerns in long emitter fingers.
SUMMARY OF THE INVENTION
In providing solutions to any one or more of the above problems as well as others, aspects of the present invention provide a transistor array including a plurality of transistors. Each transistor in the array includes an emitter region. An emitter region contact overlies each emitter region. At least one base region underlies each emitter region and is common to a plurality of transistors in the array. At least one base contact overlies the at least one base region and is associated with each transistor in the array. A plurality of the base contacts are provided common to at least two transistors in the array. The array includes at least one collector reach through, or sinker, associated with each transistor. A collector reach through contact overlies each collector reach through. A buried layer subcollector region of electrically conducting material electrically connects the collector reach through region to the collector pedestal region of each transistor.
Other aspects of the present invention provide a method of forming a transistor array including a plurality of transistors. The method includes providing a substrate upon which is formed a buried layer subcollector region. A plurality of collector pedestals is provided in the buried layer subcollector region. At least one base region is provided on the collector pedestals. The base region includes an intrinsic semiconductor base region overlying each collector pedestal, and a silicided base region common to a plurality of the transistors. An emitter region is provided overlying each intrinsic base region. An emitter contact region is provided overlying each emitter region. At least one collector reach through is provided associated with each transistor. A collector reach through contact is provided overlying each collector reach through. At least one base contact is provided overlying the silicided base region and associated with each transistor, such that a plurality of the base contacts are common to at least two transistors in the array.
Still other objects and advantages of the present invention will become readily apparent by those skilled in the art from the following detailed description, wherein it is shown and described only the preferred embodiments of the invention, simply by way of illustration of the best mode contemplated of carrying out the invention. As will be realized, the invention is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, without departing from the invention. Accordingly, the drawings and description are to be regarded as illustrative in nature and not as restrictive.
REFERENCES:
patent: 4012764 (1977-03-01), Satonaka
patent: 4328611 (1982-05-01), Harrington et al.
patent: 4331887 (1982-05-01), Jadus et al.
patent: 5099299 (1992-03-01), Fang
patent: 5107233 (1992-04-01), Stoft
patent: 5153453 (1992-10-01), Walters
patent: 5318916 (1994-06-01), Enquist et al.
patent: 5374844 (1994-12-01), Moyer
patent: 5416337 (1995-05-01), Chang et al.
patent: 5446294 (1995-08-01), Bayraktaroglu
patent: 5455449 (1995-10-01), Inn
patent: 5471078 (1995-11-01), Bayraktaroglu
patent: 5508552 (1996-04-01), Iranmanesh et al.
patent: 5554924 (1996-09-01), McMahon et al.
patent: 5561306 (1996-10-01), Imamura et al.
patent: 5572063 (1996-11-01), Iranmanesh
patent: 5587327 (1996-12-01), König et al.
patent: 5648278 (1997-07-01), Bayraktaroglu
patent: 5656514 (1997-08-01), Ahlgren et al.
patent: 5763321 (1998-06-01), Ohshima
patent: 5821148 (1998-10-01), Leighton et al.
patent: 5821820 (1998-10-01), Snider et al.
p
Groves Robert A.
Jadus Dale K.
Nguyen-Ngoc Dominique L.
Walter Keith M.
International Business Machines - Corporation
Nguyen Joseph
Thomas Tom
LandOfFree
Microwave array transistor for low-noise and high-power... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Microwave array transistor for low-noise and high-power..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Microwave array transistor for low-noise and high-power... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3193312