Patent
1996-06-10
1999-05-18
Kim, Kenneth S.
395386, 395567, 39580043, G06F9/455
Patent
active
059058935
ABSTRACT:
A microprocessor is configured to fetch a compressed instruction set which comprises a subset of a corresponding non-compressed instruction set. The compressed instruction set is a variable length instruction set including 16-bit and 32-bit instructions. The 32-bit instructions are coded using an extend opcode, which indicates that the instruction being fetched is an extended (e.g. 32 bit) instruction. The compressed instruction set further includes multiple sets of register mappings from the compressed register fields to the decompressed register fields. Certain select instructions are assigned two opcode encodings, one for each of two mappings of the corresponding register fields. The compressed register field is directly copied into a portion of the decompressed register field while the remaining portion of the decompressed register field is created using a small number of logic gates. The subroutine call instruction within the compressed instruction set includes a compression mode which indicates whether or not the target routine is coded in compressed instructions. The compression mode is stored in the program counter register. The decompression of the immediate field used for load/store instructions having the global pointer register as a base register is optimized for mixed compressed
on-compressed instruction execution. The immediate field is decompressed into a decompressed immediate field for which the most significant bit is set.
REFERENCES:
patent: 4274138 (1981-06-01), Shimokawa
patent: 4437149 (1984-03-01), Pomerene et al.
patent: 4839797 (1989-06-01), Katori et al.
patent: 4897787 (1990-01-01), Kawasaki et al.
patent: 5101483 (1992-03-01), Tanagawa
patent: 5117488 (1992-05-01), Noguchi et al.
patent: 5396634 (1995-03-01), Zaidi et al.
patent: 5479621 (1995-12-01), Duranton
patent: 5481693 (1996-01-01), Blomgren et al.
patent: 5542059 (1996-07-01), Blomgren
patent: 5542060 (1996-07-01), Yoshida
patent: 5546552 (1996-08-01), Coon et al.
patent: 5574927 (1996-11-01), Scantlin
patent: 5577259 (1996-11-01), Alferness et al.
patent: 5632024 (1997-05-01), Yajima et al.
patent: 5652852 (1997-07-01), Yokota
Ditzel et al., "The Hardware Architecture of the CRISP Microprocessor," 14.sup.th Annual International Symposium on Computer Architecture, Conference Proceedings (Cat. No. 87CH2420-8), Pittsburgh, PA, USA, Jun. 2-5, ISBN 0-8186-0776-9, 1987, Washington, DC, USA, IEEE Computer Society, Press, USA, pp. 309-319.
Patent Abstracts of Japan, Publication No. 07121352, Publication Date Dec. 5, 1995, Application Date Oct. 21, 1993, Application No. 05263304.
Kim Kenneth S.
Kivlin B. Noel
LSI Logic Corporation
LandOfFree
Microprocessor adapted for executing both a non-compressed fixed does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Microprocessor adapted for executing both a non-compressed fixed, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Microprocessor adapted for executing both a non-compressed fixed will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1768181