Methods of forming power semiconductor devices having...

Semiconductor device manufacturing: process – Making regenerative-type switching device – Having field effect structure

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S135000, C438S137000, C438S542000, C438S546000, C438S547000, C438S556000

Reexamination Certificate

active

06303410

ABSTRACT:

FIELD OF THE INVENTION
The present invention relates to power semiconductor devices and methods of forming same and more particularly, to power semiconductor devices having trench-based gate electrodes and methods of forming same.
BACKGROUND OF THE INVENTION
The development of semiconductor switching technology for high power applications in motor drive circuits, appliance controls and lighting ballasts, for example, began with the bipolar junction transistor. As the technology matured, bipolar devices became capable of handling large current densities in the range of 40-50 A/cm
2
, with blocking voltages of 600 V. Despite the attractive power ratings achieved by bipolar transistors, there exist several fundamental drawbacks to the suitability of bipolar transistors for all high power applications. First of all, bipolar transistors are current controlled devices and a large control current into the base, typically one fifth to one tenth of the collector current, may be required to maintain the device in an operating mode. Even larger base currents, however, are typically required for high speed forced turn-off. These characteristics make the base drive circuitry complex and expensive. The bipolar transistor may also be vulnerable to breakdown if a high current and high voltage are simultaneously applied to the device, as commonly required in inductive power circuit applications, for example. Furthermore, it may be difficult to parallel connect these devices since current diversion to a single device may occur at high temperatures, making emitter ballasting schemes necessary.
The power MOSFET was developed to address this base drive problem. In a power MOSFET, a gate electrode bias is applied for turn-on on and turn-off control. Turn-on occurs when a conductive inversion-layer channel is formed in series between the MOSFET's source and drain regions under appropriate bias. The gate electrode is separated from the device's active area by an intervening gate insulator, typically silicon dioxide. Because the gate is insulated from the active area, little if any gate current is required in either the on-state or off-state. The gate current is also kept small during switching because the gate forms a capacitor with the device's active area. Thus, only charging and discharging current (“displacement current”) is required. The high input impedance of the gate, caused by the presence of the gate insulator, is a primary feature of the power MOSFET. Moreover, because of the minimal current demands on the gate, the gate drive circuitry can be easily implemented on a single chip. As compared to bipolar technology, the simple gate control typically provides for a large reduction in cost and a significant improvement in reliability. These benefits may be offset, to some extent, by the typically high on-state resistance of the MOSFET's active region, which arises from the absence of minority carrier injection. As a result, a power MOSFET's operating forward current density may be limited to relatively low values, typically in the range of 10 A/cm
2
, for a 600 V device, as compared to 40-50 A/cm
2
for the bipolar transistor.
Because of these features of bipolar transistors and MOSFETs, hybrid devices which combine bipolar current conduction characteristics with MOS-controller current flow were developed and found to provide significant advantages over single technologies such as bipolar or MOSFET alone. One example of a hybrid device is the insulated-gate bipolar transistor (IGBT). The IGBT combines the high impedance gate of the power MOSFET with the small on-state conduction losses of the power bipolar transistor. An added feature of the IGBT is its ability to block both forward and reverse bias voltages. One embodiment of an IGBT is disclosed in an article by inventor B. J. Baliga and M. S. Adler, R. P. Love, P. V. Gray and N. Zommer, entitled “
The Insulated Gate Transistor: A New Three Terminal MOS Controlled Bipolar Power Device
,” IEEE Trans. Electron Devices, ED-31, pp. 821-828 (1984), the disclosure of which is hereby incorporated herein by reference. Based on experimental results, on-state losses were shown to be greatly reduced when compared to power MOSFETs. This was caused by conductivity modulation within the IGBT's drift region during on-state conduction. Moreover, very high conduction current densities in the range of 200-300 A/cm
2
were also achieved. Accordingly, an IGBT can be expected to have a conduction current density approximately 20 times that of a power MOSFET and five (5) times that of an equivalent bipolar transistor. Typical turn-off times for IGBTs can also be in the range of 10-50 &mgr;s. These and other aspects of IGBTs are more fully described in U.S. Pat. No. 5,412,228 to Baliga, entitled “Multifunctional Semiconductor Switching Devices Having Gate-Controlled Regenerative and Non-Regenerative Conduction Modes, and Methods of Operating Same”, assigned to the present assignee, the disclosure of which is hereby incorporated herein by reference.
The basic structure of a DMOS-based IGBT is shown in cross-section in FIG.
1
A. In the IGBT, forward conduction can occur by positively biasing the collector with respect to the emitter and applying a positive gate bias of sufficient magnitude to invert the surface of the P-base region under the gate. By creating an inversion layer in the P-base region, electrons are allowed to flow from the N+ emitter region into the N-type drift region (shown as N−). In this forward conducting state, the junction J
2
is forward biased and the P+ collector region injects holes into the drift region. As the forward bias across the collector/drift region junction is increased, the injected hole concentration increases until it exceeds the background doping level in the drift region. In this regime of operation, the device operates like a forward-biased P-i-N diode with heavy conductivity modulation of the N-type drift region. Accordingly, the IGBT can operate at high current densities even when designed for operation at high blocking voltages. As long as the gate bias is sufficiently large to produce enough inversion layer charge for providing electrons into the drift region, the IGBT forward conduction characteristics will look like those of a P-i-N diode. However, if the inversion layer conductivity is low, a significant voltage drop will begin to appear across this region like that observed in conventional MOSFETs. At this point, the forward current will saturate and the device will operate in its active or current saturation region, as shown in FIG.
1
B. Referring now to
FIG. 1C
, the basic structure of a DMOS-based FET is illustrated. The illustrated DMOS FET is similar to the IGBT of
FIG. 1A
, however, N-type drain and source regions replace the P-type collector and N-type emitter regions, respectively.
Due to the strong depletion region pinch-off effect (i.e., “JFET effect”) between the adjacent P-base regions in the devices of
FIGS. 1A and 1C
, a selective implant step is typically performed to increase the doping concentration in the upper portion of the drift region commonly referred to as the “neck” region. Thus, after implant, respective “JFET” regions are formed between adjacent P-base regions. In the case of high voltage IGBTs fabricated using very lightly doped drift regions, the JFET effect can lead to an undesirable snap-back in the on-state characteristics unless the JFET implant has sufficient dose. However, too large a JFET implant dose can result in a degradation in the forward blocking voltage characteristics of the device. Accordingly, attempts have been made to form IGBTs and related devices which do not require the formation of JFET regions to prevent parasitic snap-back.
In particular,
FIG. 2
illustrates a conventional IGBT structure which has an insulated-gate electrode within in trench. Such devices have been shown to have superior on-state characteristics due to an enhancement in the hole/electron distribution profile in the drift region. The trench-based

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Methods of forming power semiconductor devices having... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Methods of forming power semiconductor devices having..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods of forming power semiconductor devices having... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2593216

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.